Analysis and Comparison in the Energy-Delay Space of Nanometer CMOS One-Bit Full-Adders

被引:3
作者
Giustolisi, Gianluca [1 ]
Palumbo, Gaetano [1 ]
机构
[1] Univ Catania, Dipartimento Ingn Elettr Elettron & Informat, I-95125 Catania, Italy
来源
IEEE ACCESS | 2022年 / 10卷
关键词
Adders; Topology; Energy efficiency; Digital circuits; Delays; Transistors; Energy consumption; Full adders; CMOS digital integrated circuits; energy-efficient curve; energy-delay space; VLSI; LOW-POWER; HIGH-SPEED; PERFORMANCE ANALYSIS; DESIGN; LOGIC; XOR;
D O I
10.1109/ACCESS.2022.3192016
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we analyze, design and compare six significant topologies of one-bit full adders in terms of their Energy-Efficient Curves in the Energy-Delay Space. We define the simulation strategies that are adopted to make a fair comparison even among cells with very different characteristics. Each topology is designed through a methodology which, thanks to the adoption of a circuit optimizer, allows to design the circuit under different energy-delay trade-offs and to derive the Energy-Efficient Curves. The comparison of the topologies is made using a 28nm CMOS technology in terms of normalized Energy-Efficient Curves. In particular, plotting all these Energy-Efficient Curves in a single graph makes the comparison very effective and allows the designer to choose the best topology or discard the worst ones, at a glance.
引用
收藏
页码:75482 / 75494
页数:13
相关论文
共 38 条
[1]   CMOS Full-Adders for Energy-Efficient Arithmetic Applications [J].
Aguirre-Hernandez, Mariano ;
Linares-Aranda, Monico .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) :718-721
[2]   Analysis and comparison on full adder block in submicron technology [J].
Alioto, M ;
Palumbo, G .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) :806-823
[3]   From energy-delay metrics to constraints on the design of digital circuits [J].
Alioto, Massimo ;
Consoli, Elio ;
Palumbo, Gaetano .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2012, 40 (08) :815-834
[4]   General Strategies to Design Nanometer Flip-Flops in the Energy-Delay Space [J].
Alioto, Massimo ;
Consoli, Elio ;
Palumbo, Gaetano .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (07) :1583-1596
[5]   Understanding the Effect of Process Variations on the Delay of Static and Domino Logic [J].
Alioto, Massimo ;
Palumbo, Gaetano ;
Pennisi, Melita .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (05) :697-710
[6]   Hybrid Logical Effort for Hybrid Logic Style Full Adders in Multistage Structures [J].
Basireddy, Hareesh-Reddy ;
Challa, Karthikeya ;
Nikoubin, Tooraj .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (05) :1138-1147
[7]   Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit [J].
Bhattacharyya, Partha ;
Kundu, Bijoy ;
Ghosh, Sovan ;
Kumar, Vinay ;
Dandapat, Anup .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) :2001-2008
[8]  
Callaway T., 1996, LOW POWER DESIGN MET
[9]   A review of 0.18-μm full adder performances for tree structured arithmetic circuits [J].
Chang, CH ;
Gu, JM ;
Zhang, MY .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) :686-695
[10]   Design of robust, energy-efficient full adders for deep-submicrometer design using hybrid-CMOS logic style [J].
Goel, Sumeer ;
Kumar, Ashok ;
Bayoumi, Magdy A. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (12) :1309-1321