共 36 条
- [1] A 200mV to 1.2V, 4.4MHz to 6.3GHz, 48x42b 1R/1W programmable register file in 65nm CMOS [J]. ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 316 - +
- [3] Andersson Oskar, 2013, 2013 Proceedings of the ESSCIRC. 39th European Solid State Circuits Conference (ESSCIRC), P197, DOI 10.1109/ESSCIRC.2013.6649106
- [4] Andersson O, 2014, PROC EUR SOLID-STATE, P243, DOI 10.1109/ESSCIRC.2014.6942067
- [7] Chang L, 2005, 2005 Symposium on VLSI Technology, Digest of Technical Papers, P128
- [8] A 5.3GHz 8T-SRAM with operation down to 0.41V in 65nm CMOS [J]. 2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 252 - 253
- [10] Clerc S., 2012, ESSCIRC 2012 - 38th European Solid State Circuits Conference, P313, DOI 10.1109/ESSCIRC.2012.6341317