Ultra Low Voltage Synthesizable Memories: A Trade-Off Discussion in 65 nm CMOS

被引:17
作者
Andersson, Oskar [1 ]
Mohammadi, Babak [1 ]
Meinerzhagen, Pascal [2 ]
Burg, Andreas [2 ]
Rodrigues, Joachim Neves [1 ]
机构
[1] Lund Univ, Dept Elect & Informat Technol, SE-22100 Lund, Sweden
[2] Ecole Polytech Fed Lausanne, Inst Elect Engn, VD-1015 Lausanne, Switzerland
基金
瑞典研究理事会;
关键词
Low-power; SCM; SRAM; sub-threshold; ultra-low voltage; SUBTHRESHOLD SRAM; DESIGN;
D O I
10.1109/TCSI.2016.2537931
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, design considerations for ultra low voltage (ULV) standard-cell based memories (SCM) are presented. Trade-offs for area cost, leakage power, access time, and access energy are discussed and realized using different read logic styles, latch architecture designs, and process options. Furthermore, deployment of multiple threshold voltages (Vth) options in a single standard-cell/bitcell enables additional architectural choices. Silicon measurements from five memory designs, optimized at the transistor level in conjunction with gate-level optimizations, are considered to demonstrate the different trade-off corners. Measurements show that substituting the storage element in an SCM with a D-latch using transistor stacking and channel length stretching results in lowest leakage power. Alternatively, a pass-transistor based latch as storage element reduces the area footprint at a cost of reduced access speed, which can be compensated by using a lower-Vth pass-transistor. However, relatively high speed (tens of MHz) in the near-to subthreshold (sub-Vth) region is achievable if general purpose transistors are used instead of low power transistors. A discussion is included to illustrate when to implement ULV memories using SCMs and when to choose sub-Vth SRAMs. The discussion shows that the border is between 4-6 kb, depending on the number of words and the wordlength configuration.
引用
收藏
页码:806 / 817
页数:12
相关论文
共 36 条
  • [1] A 200mV to 1.2V, 4.4MHz to 6.3GHz, 48x42b 1R/1W programmable register file in 65nm CMOS
    Agarwal, Amit
    Banerjee, Nilanjan
    Hsu, Steven K.
    Krishnamurthy, Ram K.
    Roy, Kaushik
    [J]. ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 316 - +
  • [2] Ultra-Low Power VLSI Circuit Design Demystified and Explained: A Tutorial
    Alioto, Massimo
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 3 - 29
  • [3] Andersson Oskar, 2013, 2013 Proceedings of the ESSCIRC. 39th European Solid State Circuits Conference (ESSCIRC), P197, DOI 10.1109/ESSCIRC.2013.6649106
  • [4] Andersson O, 2014, PROC EUR SOLID-STATE, P243, DOI 10.1109/ESSCIRC.2014.6942067
  • [5] Static noise margin variation for sub-threshold SRAM in 65-nm CMOS
    Calhoun, Benton H.
    Chandrakasan, Anantha P.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) : 1673 - 1679
  • [6] A 256-kb 65-nm sub-threshold SRAM design for ultra-low-voltage operation
    Calhoun, Benton Highsmith
    Chandrakasan, Anantha P.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) : 680 - 688
  • [7] Chang L, 2005, 2005 Symposium on VLSI Technology, Digest of Technical Papers, P128
  • [8] A 5.3GHz 8T-SRAM with operation down to 0.41V in 65nm CMOS
    Chang, Leland
    Nakamura, Yutaka
    Montoye, Robert K.
    Sawada, Jim
    Martin, Andrew K.
    Kinoshita, Kiyofumi
    [J]. 2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 252 - 253
  • [9] Design and Iso-Area Vmin Analysis of 9T Subthreshold SRAM With Bit-Interleaving Scheme in 65-nm CMOS
    Chang, Ming-Hung
    Chiu, Yi-Te
    Hwang, Wei
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (07) : 429 - 433
  • [10] Clerc S., 2012, ESSCIRC 2012 - 38th European Solid State Circuits Conference, P313, DOI 10.1109/ESSCIRC.2012.6341317