System-Level Modeling and Microprocessor Reliability Analysis for Backend Wearout Mechanisms

被引:0
|
作者
Chen, Chang-Chih [1 ]
Milor, Linda [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
来源
DESIGN, AUTOMATION & TEST IN EUROPE | 2013年
基金
美国国家科学基金会;
关键词
Wearout Mechanisms; Microprocessor; Reliability; EM; SIV; SM; TDDB; Aging; LIFETIME; IMPACT;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Backend wearout mechanisms are major reliability concerns for modern microprocessors. In this paper, a framework which contains modules for backend time-dependent dielectric breakdown (BTDDB), electromigration (EM), and stress-induced voiding (SIV) is proposed to analyze circuit layout geometries and interconnects to accurately estimate state-of-art microprocessor lifetime due to each mechanism. Our methodology incorporates the detailed electrical stress, temperature, linewidth and cross-sectional areas of each interconnect within the microprocessor system. We analyze several layouts using our methodology and highlight the lifetime-limiting wearout mechanisms, along with the reliability-critical microprocessor functional units, using standard benchmarks.
引用
收藏
页码:1615 / 1620
页数:6
相关论文
共 50 条
  • [1] System-Level Modeling and Reliability Analysis of Microprocessor Systems
    Chen, Chang-Chih
    Milor, Linda
    2013 5TH IEEE INTERNATIONAL WORKSHOP ON ADVANCES IN SENSORS AND INTERFACES (IWASI), 2013, : 178 - 183
  • [2] Microprocessor Aging Analysis and Reliability Modeling Due to Back-End Wearout Mechanisms
    Chen, Chang-Chih
    Milor, Linda
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2065 - 2076
  • [3] System-Level Modeling of Microprocessor Reliability Degradation Due to BTI and HCI
    Chen, Chang-Chih
    Cha, Soonyoung
    Liu, Taizhi
    Milor, Linda
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [4] Backend dielectric reliability simulator for microprocessor system
    Chen, Chang-Chih
    Ahmed, Fahad
    Kim, Dae Hyun
    Lim, Sung Kyu
    Milor, Linda
    MICROELECTRONICS RELIABILITY, 2012, 52 (9-10) : 1953 - 1959
  • [5] System-Level Modeling of Microprocessor Reliability Degradation Due to Bias Temperature Instability and Hot Carrier Injection
    Chen, Chang-Chih
    Liu, Taizhi
    Milor, Linda
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2712 - 2725
  • [6] Towards Scalable System-Level Reliability Analysis
    Glass, Michael
    Lukasiewycz, Martin
    Haubelt, Christian
    Teich, Juergen
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 234 - 239
  • [7] Bottom-up digital system-level reliability modeling
    Amador, N. Ruiz
    Huard, V.
    Pion, E.
    Cacho, F.
    Croain, D.
    Robert, V.
    Engels, S.
    Flatresse, P.
    Anghel, L.
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [8] SEAMCAT modeling system-level EMC Analysis
    Lyubchenko, Stella
    Kermoal, Jean-Philippe
    Hiensch, Stefan
    Koch, Karl
    2014 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC EUROPE), 2014, : 1299 - 1304
  • [9] Compact modeling of MOSFET wearout mechanisms for circuit-reliability simulation
    Li, Xiaojun
    Qin, Jin
    Bernstein, Joseph B.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2008, 8 (01) : 98 - 121
  • [10] System-level modeling and performance analysis of wireless access system
    Fang, Lin-Bo
    Huang, Zhang-Qin
    Hou, Yi-Bin
    Wang, Zhi-Qiang
    Beijing Gongye Daxue Xuebao / Journal of Beijing University of Technology, 2009, 35 (02): : 270 - 275