Design of system-on-a-chip test access architectures under place-and-route and power constraints

被引:67
作者
Chakrabarty, K [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
来源
37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000 | 2000年
关键词
D O I
10.1145/337292.337531
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Test access is a difficult problem encountered in the testing of core-based system-on-a-chip (SOC) designs. Since embedded cores in an SOC are not directly accessible via chip inputs and outputs, special access mechanisms are required to test them at the system level. We propose test access architectures based on integer linear programming (ILP) that incorporate place-and-route constraints arising from the functional interconnections between cores, as well as system-level constraints on power consumption. As a case study, we apply the ILP models to two representative SOCs, and solve them using a public-domain ILP software package.
引用
收藏
页码:432 / 437
页数:6
相关论文
共 14 条
[1]   Scan chain design for test time reduction in core-based ICs [J].
Aerts, J ;
Marinissen, EJ .
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, :448-457
[2]   AN ECONOMETRIC-MODEL OF THE OIL IMPORTING DEVELOPING-COUNTRIES [J].
BEENSTOCK, M .
ECONOMIC MODELLING, 1995, 12 (01) :3-14
[3]  
BERKELAAR M, IPSOLVE VERS 2 0
[4]  
CHAKRABARTY K, 1999, P INT C COMP AID DES, P391
[5]  
CHAKRABARTY K, P 2000 IEEE VLSI TEC
[6]   A low overhead design for testability and test generation technique for core-based systems [J].
Ghosh, I ;
Jha, NK ;
Dey, S .
ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, :50-59
[7]   Test set compaction algorithms for combinational circuits [J].
Hamzaoglu, I ;
Patel, JH .
1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, :283-289
[8]  
IMMANENI V, 1990, PROCEEDINGS : INTERNATIONAL TEST CONFERENCE 1990, P488, DOI 10.1109/TEST.1990.114058
[9]  
Marinissen E. J., 1999, International Test Conference 1999. Proceedings (IEEE Cat. No.99CH37034), P616, DOI 10.1109/TEST.1999.805786
[10]   A structured and scalable mechanism for test access to embedded reusable cores [J].
Marinissen, EJ ;
Arendsen, R ;
Bos, G ;
Dingemanse, H ;
Lousberg, M ;
Wouters, C .
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, :284-293