Gate delay variability estimation method for parametric yield improvement in nanometer CMOS technology

被引:5
作者
da Silva, Digeorgia [2 ]
Reis, Andre I. [1 ]
Ribas, Renato P. [1 ]
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, BR-91501970 Porto Alegre, RS, Brazil
[2] Univ Fed Rio Grande do Sul, PGMICRO, BR-90046900 Porto Alegre, RS, Brazil
关键词
D O I
10.1016/j.microrel.2010.07.071
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In digital CMOS circuits, parametric yield improvement may be achieved by reducing the variability of performance and power consumption of individual cell instances. Such improvement of variation robustness can be attained by evaluating parameter variation impact at gate level. Statistical characterization of logic gates are usually obtained by computationally expensive electrical simulations. An efficient gate delay variability estimation method is proposed for variability-aware design. The proposed method has been applied to different topologies (transistor network arrangements) and CMOS gates, and it has been compared to Monte Carlo simulations for data validation, resulting in computation time savings. (C) 2010 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1223 / 1229
页数:7
相关论文
共 24 条
[1]  
CAO Y, 2005, DES AUT C DAC JUN, P13
[2]  
Chiang CC, 2007, INTEGR CIRCUIT SYST, P1, DOI 10.1007/978-1-4020-5188-3
[3]   Novel sizing algorithm for yield improvement under process variation in nanometer technology [J].
Choi, SH ;
Paul, BC ;
Roy, K .
41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, :454-459
[4]  
DAGA JM, 1999, IEEE J SOLID STATE C, V34
[6]   Statistical logic cell delay analysis using a current-based model [J].
Fatemi, Hanif ;
Nazarian, Shahin ;
Pedram, Massoud .
43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, :253-256
[7]   Statistical timing for parametric yield prediction of digital integrated circuits [J].
Jess, Jochen A. G. ;
Kalafala, Kerim ;
Naidu, Srinath R. ;
Otten, Ralph H. J. M. ;
Visweswariah, Chandu .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (11) :2376-2392
[8]   An effective current source cell model for VDSM delay calculation [J].
Korshak, A ;
Lee, JC .
INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, :296-300
[9]   Estimation of delay variations due to random-dopant fluctuations in nanoscale CMOS circuits [J].
Mahmoodi, H ;
Mukhopadhyay, S ;
Roy, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) :1787-1796
[10]  
Myers RH., 2016, RESPONSE SURFACE MET