Short Pulse Generation With On-Chip Pulse-Forming Lines

被引:5
作者
Geng, Yongtao [1 ]
Zou, Huan [1 ]
Li, Chaojiang [2 ]
Sun, Jiwei [1 ]
Wang, Haibo [3 ]
Wang, Pingshan [1 ]
机构
[1] Clemson Univ, Dept Elect & Comp Engn, Clemson, SC 29634 USA
[2] IBM Corp, Microelect Div, Essex Jct, VT 05452 USA
[3] So Illinois Univ, Dept Elect & Comp Engn, Carbondale, IL 62901 USA
关键词
CMOS integrated circuits; pulse circuits; pulse generation; pulse power systems; transmission line (TLs); NONLINEAR TRANSMISSION-LINES; CMOS INVERTER; MOSFET MODEL; DELAY; CIRCUITS; VOLTAGE;
D O I
10.1109/TVLSI.2011.2160103
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We report our results on pulse-forming-line (PFL)-based CMOS pulse generator studies. Through simulations, we clarify the effects of PFL length, switch speed, and switch resistance on the output pulses. We model and analyze CMOS pulse generators with on-chip transmission lines (TLs) as PFLs and CMOS transistors as switches. In a 0.13-mu m CMOS process with a 500-mu m long PFL, post-layout simulations show that pulses of 10.4-ps width can be obtained. High-voltage and high-power outputs can be generated with other pulsed power circuits, such as Blumlein PFLs with stacked MOSFET switches. Thus, the PFL circuit significantly extends short and high-power pulse generation capabilities of CMOS technologies. A CMOS circuit with a 4-mm-long PFL is implemented in the commercial 0.13-mu m technology. Pulses of similar to 116-ps duration and 205-300-mV amplitude on a 50-Omega load are obtained when the power supply is tuned from 1.2 to 1.6 V. Measurement connection setup is the main reason for the discrepancies among measurements, modeling, and simulation analyses.
引用
收藏
页码:1553 / 1564
页数:12
相关论文
共 41 条
[1]   ELECTROOPTIC MEASUREMENT OF GAAS SWITCH VOLTAGE DURING OPTICALLY ACTIVATED AVALANCHE [J].
ADAMS, JC ;
FERRIER, SG ;
FALK, RA ;
CAPPS, CD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (05) :655-660
[2]   Nonlinear transmission lines for pulse shaping in silicon [J].
Afshari, E ;
Hajimiri, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) :744-752
[3]  
Andersson H., 2004, LAB ON CHIPS MICRO N
[4]   5.5-V I/O in a 2.5-V 0.25-μm CMOS technology [J].
Annema, AJ ;
Geelen, GJGM ;
de Jong, PC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :528-538
[5]  
[Anonymous], MATL US GUID
[6]   60 GHz CMOS pulse generator [J].
Badalawa, B. B. M. Wasanthamala ;
Fujishima, M. .
ELECTRONICS LETTERS, 2007, 43 (02) :100-102
[7]   Pulse generators for pulsed electric field exposure of biological cells and tissues [J].
Behrend, M ;
Kuthi, A ;
Gu, XY ;
Vernier, PT ;
Marcu, L ;
Craft, CM ;
Gundersen, MA .
IEEE TRANSACTIONS ON DIELECTRICS AND ELECTRICAL INSULATION, 2003, 10 (05) :820-825
[8]   DC-725 GHZ SAMPLING CIRCUITS AND SUBPICOSECOND NONLINEAR TRANSMISSION-LINES USING ELEVATED COPLANAR WAVE-GUIDE [J].
BHATTACHARYA, U ;
ALLEN, ST ;
RODWELL, MJW .
IEEE MICROWAVE AND GUIDED WAVE LETTERS, 1995, 5 (02) :50-52
[9]   Analytical transient response and propagation delay evaluation of the CMOS inverter for short-channel devices [J].
Bisdounis, L ;
Nikolaidis, S ;
Koufopavlou, O .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (02) :302-306
[10]   IMPULSE COMPRESSION USING SOLITON EFFECTS IN A MONOLITHIC GAAS CIRCUIT [J].
CASE, M ;
KAMEGAWA, M ;
YU, R ;
RODWELL, MJW ;
FRANKLIN, J .
APPLIED PHYSICS LETTERS, 1991, 58 (02) :173-175