Fully digital fast transient phase-locked digital LDO-embedded-MDLL for DVFS applications

被引:5
作者
Akram, Muhammad Abrar [1 ]
Hwang, In-Chul [1 ]
机构
[1] Kangwon Natl Univ, Dept Elect & Elect Engn, Room 201,Bldg 102, Chunchoen, South Korea
基金
新加坡国家研究基金会;
关键词
Dynamic voltage and frequency scaling (DVFS); Digital low-dropout regulator (DLDO); Multiplying delay locked loop (MDLL); Power management unit (PMU); Fast transient; POWER MANAGEMENT UNIT; DYNAMIC VOLTAGE; SOC; DVS; FREQUENCY;
D O I
10.1007/s10470-017-1028-x
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a multiplying delay-locked loop (MDLL) embedded with a frequency-only reference (F-REF) based fully digital low-dropout regulator (DLDO) that outperforms conventional dynamic voltage and frequency scaling circuits when driving digital-load circuits that operate down to the near-threshold voltage level . We also propose a feed-forward acceleration (FFA) technique, which is dynamically activated only during the transient period to reduce the transient response time and voltage droop caused by the load current step. The proposed DLDO-embedded-MDLL was fabricated in a 40 nm CMOS process and occupies an active area of 0.02 mm(2). At the typical V-IN = 1.2 V and F-REF = 37.4 MHz, the regulated range of voltage was measured to be 0.56-1.16 V while the frequency being scaled from 0.411 to 2.35 GHz. With the proposed FFA technique, the load transient response and voltage droop were reduced by 61.5 and 35%, respectively, compared to the values during normal loop operation. In addition, the measured phase noise at 0.411 and 2.35 GHz was less than -116 and -104 dBc/Hz, respectively, both at 1 MHz offset.
引用
收藏
页码:123 / 136
页数:14
相关论文
共 14 条
[1]   All-Digital ON-Chip Process Sensor Using Ratioed Inverter-Based Ring Oscillator [J].
An, Young-Jae ;
Jung, Dong-Hoon ;
Ryu, Kyungho ;
Yim, Hyuck Sang ;
Jung, Seong-Ook .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (11) :3232-3242
[2]  
[Anonymous], IEEE J SOLID STATE C
[3]   A 2.4-Gsample/s DVFS FFT processor for MIMO OFDM communication systems [J].
Chen, Yuan ;
Lin, Yu-Wei ;
Tsao, Yu-Chi ;
Lee, Chen-Yi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (05) :1260-1273
[4]   Clock Multiplication Techniques Using Digital Multiplying Delay-Locked Loops [J].
Elshazly, Amr ;
Inti, Rajesh ;
Young, Brian ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (06) :1416-1428
[5]  
Gangopadhyay S, 2016, PROC EUR SOLID-STATE, P321, DOI 10.1109/ESSCIRC.2016.7598307
[6]   A 0.38 V near/sub-VT digitally controlled low-dropout regulator with enhanced power supply noise rejection in 90 nm CMOS process [J].
Kim, Yongtae ;
Li, Peng .
IET CIRCUITS DEVICES & SYSTEMS, 2013, 7 (01) :31-41
[7]   Resilient Self-VDD-Tuning Scheme With Speed-Margining for Low-Power SRAM [J].
Lai, Ya-Chun ;
Huang, Shi-Yu ;
Hsu, Hsuan-Jung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (10) :2817-2823
[8]   A power management unit with continuous co-locking of clock frequency and supply voltage for dynamic voltage and frequency scaling [J].
Lee, Jeabin ;
Nam, Byeong-Gya ;
Song, Seong-Jun ;
Cho, Namjun ;
Yoo, Hoi-Jun .
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, :2112-2115
[9]   A Low Quiescent Current Asynchronous Digital-LDO With PLL-Modulated Fast-DVS Power Management in 40 nm SoC for MIPS Performance Improvement [J].
Lee, Yu-Huei ;
Peng, Shen-Yu ;
Chiu, Chao-Chang ;
Wu, Alex Chun-Hsien ;
Chen, Ke-Horng ;
Lin, Ying-Hsi ;
Wang, Shih-Wei ;
Tsai, Tsung-Yen ;
Huang, Chen-Chih ;
Lee, Chao-Cheng .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (04) :1018-1030
[10]   A Near-Optimum Dynamic Voltage Scaling (DVS) in 65-nm Energy-Efficient Power Management With Frequency-Based Control (FBC) for SoC System [J].
Lee, Yu-Huei ;
Chiu, Chao-Chang ;
Peng, Shen-Yu ;
Chen, Ke-Horng ;
Lin, Ying-Hsi ;
Lee, Chao-Cheng ;
Huang, Chen-Chih ;
Tsai, Tsung-Yen .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) :2563-2575