High-Performance Adaption of ARM Processors into Network-on-Chip Architectures

被引:0
|
作者
Tung Nguyen [1 ,2 ]
Duy-Hieu Bui [1 ]
Hai-Phong Phan [1 ]
Trang-Trinh Dang [2 ]
Xuan-Tu Tran [1 ]
机构
[1] VNU Univ Engn & Technol, SIS Lab, Hanoi, Vietnam
[2] RMIT Vietnam, Ho Chi Minh City, Vietnam
来源
2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC) | 2013年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for system scalability, reusability, and the decoupling between computation and communication have motivated the growth of Network-on-Chip (NoC) paradigm in the recent years. The system design has changed from the computation centric design to the communication centric design. Researchers have proposed a number of NoC architectures. Most of these works focus on network architectures and routing algorithms, however, the interfaces between network architectures and processing units also need to be addressed to improve the overall performance of the system. This paper presents an efficient AXI (Advanced eXtensible Interface) compliant network adapter for 2D mesh Wormhole-based NoC architectures, named AXI-NoC adapter. The proposed network adapter achieves high frequency of 650MHz with a low area footprint (952 cells, approximate to 2,793 mu m(2) with a CMOS 45nm technology) by using an effective micro-architecture and with zero latency by using the mux-selection method.
引用
收藏
页码:222 / 227
页数:6
相关论文
共 50 条
  • [41] Timing-Resilient Network-on-Chip Architectures
    Panteloukas, Alexandros
    Psarras, Anastasios
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    2015 IEEE 21ST INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2015, : 77 - 82
  • [42] Off-chip communication architectures for high throughput network processors
    Engel, Jacob
    Kocak, Taskin
    COMPUTER COMMUNICATIONS, 2009, 32 (05) : 867 - 879
  • [43] RISO: Relaxed Network-on-Chip Isolation for Cloud Processors
    Lu, Hang
    Yan, Guihai
    Han, Yinhe
    Fu, Binzhang
    Li, Xiaowei
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [44] Multiple Network-on-Chip Model for High Performance Neural Network
    Dong, Yiping
    Li, Ce
    Lin, Zhen
    Watanabe, Takahiro
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2010, 10 (01) : 28 - 36
  • [45] LETI DEVELOPS 3D NETWORK-ON-CHIP TO IMPROVE HIGH-PERFORMANCE COMPUTING
    不详
    ELECTRONICS WORLD, 2016, 122 (1966): : 6 - 6
  • [46] Performance evaluation and design trade-offs for network-on-chip interconnect architectures
    Pande, PP
    Grecu, C
    Jones, M
    Ivanov, A
    Saleh, R
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (08) : 1025 - 1040
  • [47] Enhancing Performance of Network-on-Chip Architectures with Millimeter-Wave Wireless Interconnects
    Deb, Sujay
    Ganguly, Amlan
    Chang, Kevin
    Pande, Partha
    Belzer, Benjamin
    Heo, Deuk
    21ST IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2010,
  • [48] Designing power and performance optimal application-specific Network-on-Chip architectures
    Tino, Anita
    Khan, Gul N.
    MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (06) : 523 - 534
  • [49] Performance Evaluation and Design Trade-Offs for Wireless Network-on-Chip Architectures
    Chang, Kevin
    Deb, Sujay
    Ganguly, Amlan
    Yu, Xinmin
    Sah, Suman Prasad
    Pande, Partha Pratim
    Belzer, Benjamin
    Heo, Deukhyoun
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2012, 8 (03)
  • [50] Impact of Non-Uniform Subnets on the Performance of Wireless Network-on-Chip Architectures
    Chidella, Kishore Konda
    Abu Asaduzzaman
    Almohaimeed, Abdulrahman
    2019 IEEE 9TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE (CCWC), 2019, : 772 - 777