Crosstalk analysis of simultaneously switching inductively and capacitively coupled interconnects driven by CMOS gate

被引:0
|
作者
Kaushik, B. K. [1 ]
Sarkar, S. [2 ]
Agarwal, R. P. [1 ]
Joshi, R. C. [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Comp Engn, Roorkee, Uttar Pradesh, India
[2] Mody Inst Technol & Sci, Fac Engn & Technol, Laxmangarh, Rajasthan, India
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper deals in waveform analysis, crosstalk peak and delay estimation of a CMOS gate driven capacitively and inductively coupled interconnect for simultaneously switching inputs. A transmission line based coupled model of interconnect is used for analysis. Peaks and delays at far-end of victim line are estimated for the conditions when the inputs to two coupled interconnects are switching in-phase and out-of-phase. Waveforms are analyzed in general with homogeneous and non-homogeneous drivers for unipolar inputs. Alpha Power Law model of MOS-transistor is used to represent the transistors in CMOS-driver. The comparison of analytically obtained results with SPICE simulations show that the proposed model captures noise peak and their timing; 90% propagation delay; transition time delay and waveform shape with good accuracy.
引用
收藏
页码:285 / +
页数:2
相关论文
共 50 条