Boolean matching for LUT-based logic blocks with applications to architecture evaluation and technology mapping

被引:26
作者
Cong, J [1 ]
Hwang, YY
机构
[1] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90024 USA
[2] Altera Corp, San Jose, CA 95134 USA
基金
美国国家科学基金会;
关键词
FPGA architecture; logic synthesis;
D O I
10.1109/43.945303
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present new Boolean matching methods for lookup table (LUT)-based programmable logic blocks (PLBs) and their applications to PLB architecture evaluations and field programmable gate array (FPGA) technology mapping. Our Boolean matching methods, which are based on functional decomposition operations, can characterize functions for complex PLBs consisting of multiple LUTs (possibly of different sizes) such as Xilinx XC4K CLBs. With these techniques, we conducted quantitative evaluation of four PLB architectures on their functional capabilities. Architecture evaluation results show that the XC4K CLB can implement 98% of six-input and 88% of seven-input functions extracted from MCNC benchmarks, while a simplified PLB architecture is more cost effective in terms of function implementation per LUT bit. Finally, we proposed new technology mapping algorithms that integrate Boolean matching and functional decomposition operations for depth minimization. Technology mapping results show that our PLB mapping approach achieves 12% smaller depth or 15% smaller area in XC5200 FPGAs and 18% smaller depth in XC4K FPGAs, compared to conventional LUT mapping approaches.
引用
收藏
页码:1077 / 1090
页数:14
相关论文
共 39 条
[1]  
*ACT, 1995, 3200DX FPGAS ACT
[2]  
[Anonymous], P DES AUT C
[3]  
[Anonymous], 1996, ACM T DES AUTOMAT EL
[4]  
Ashenhurst R., 1957, P INT S THEOR SWITCH, P74
[5]  
Benini L., 1997, ACM Transactions on Design Automation of Electronic Systems, V2, P193, DOI 10.1145/264995.264996
[6]  
BESSON T, 1992, P IEEE ICCD, P163
[7]  
BRYANT RE, 1986, IEEE T COMPUT, V35, P677, DOI 10.1109/TC.1986.1676819
[8]  
CHANG SC, 1992, 1992 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, P159, DOI 10.1109/ICCD.1992.276240
[9]   DAG-MAP - GRAPH-BASED FPGA TECHNOLOGY MAPPING FOR DELAY OPTIMIZATION [J].
CHEN, KC ;
CONG, J ;
DING, YZ ;
KAHNG, AB ;
TRAJMAR, P .
IEEE DESIGN & TEST OF COMPUTERS, 1992, 9 (03) :7-20
[10]  
Cong J., 1994, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, V2, P137, DOI 10.1109/92.285741