Power Management of Hybrid DRAM/PRAM-Based Main Memory

被引:0
作者
Park, Hyunsun
Yoo, Sungjoo
Lee, Sunggu
机构
来源
PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC) | 2011年
关键词
DRAM; phase-change RAM; refresh; power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hybrid main memory consisting of DRAM and non-volatile memory is attractive since the non-volatile memory can give the advantage of low standby power while DRAM provides high performance and better active power. In this work, we address the power management of such a hybrid main memory consisting of DRAM and phase-change RAM (PRAM). In order to reduce DRAM refresh energy which occupies a significant portion of total memory energy, we present a runtime-adaptive method of DRAM decay. In addition, we present two methods, DRAM bypass and dirty data keeping, for further reduction in refresh energy and memory access latency, respectively. The experiments show that by reducing DRAM refreshes, we can obtain 23.5%similar to 94.7% reduction in the energy consumption with negligible performance overhead compared with the conventional DRAM-only main memory.
引用
收藏
页码:59 / 64
页数:6
相关论文
共 27 条
[1]  
Abdull M., 2010, WILL PHASE CHANGE ME
[2]  
[Anonymous], 2007, EE Times
[3]  
DELALUZ V, 2001, P HPCA
[4]  
Dhiman G., 2009, P DAC
[5]   RETHINKING REFRESH: INCREASING AVAILABILITY AND REDUCING POWER IN DRAM FOR CACHE APPLICATIONS [J].
Emma, Philip G. ;
Reohr, William R. ;
Meterelliyoz, Mesut .
IEEE MICRO, 2008, 28 (06) :47-56
[6]  
Fan X., 2001, P ISLPED
[7]  
Ghosh M., 2007, P MICRO
[8]   On the retention time distribution of dynamic random access memory (DRAM) [J].
Hamamoto, T ;
Sugiura, S ;
Sawada, S .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (06) :1300-1309
[9]  
HUR I, 2008, P HPCA
[10]   Dual-period self-refresh scheme for low-power DRAM's with on-chip PROM mode register [J].
Idei, Y ;
Shimohigashi, K ;
Aoki, M ;
Noda, H ;
Iwai, H ;
Sato, K ;
Tachibana, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (02) :253-259