A 6-Gbit/s Hybrid Voltage-Mode Transmitter With Current-Mode Equalization in 90-nm CMOS

被引:37
作者
Song, Young-Hoon [1 ]
Palermo, Samuel [1 ]
机构
[1] Texas A&M Univ, Dept Elect & Comp Engn, College Stn, TX 77843 USA
关键词
Channel impedance matching; high-speed link; I/O; low power (LP); transmit equalization;
D O I
10.1109/TCSII.2012.2204117
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-power (LP) high-speed serial I/O transmitters which include equalization to compensate for channel frequency-dependent loss are required to meet the aggressive link energy-efficiency targets of future systems. This brief presents an LP serial-link-transmitter design that utilizes an output stage which combines a voltage-mode driver, which offers low static-power dissipation, and current-mode equalization, which offers low complexity and dynamic-power dissipation. The utilization of current-mode equalization decouples the equalization settings and termination impedance, allowing for a significant reduction in predriver complexity relative to segmented voltage-mode drivers. Proper transmitter series termination is set with an impedance control loop which adjusts the on-resistance of the output transistors in the driver voltage-mode portion. Further reductions in dynamic-power dissipation are achieved through scaling the serializer and local clock distribution supply with data rate. Fabricated in a 1.2-V 90-nm LP CMOS process, the transmitter supports an output swing range of 100-400 mV(ppd) and up to 6 dB of equalization and includes output-duty-cycle control. The transmitter achieves 6-Gbit/s operation at 1.26-pJ/bit energy efficiency with 300-mV(ppd) output swing and 3.72-dB equalization.
引用
收藏
页码:491 / 495
页数:5
相关论文
共 8 条
[1]   A scalable 5-15 Gbps, 14-75 mW low-power I/O (transceiver in 65 nm CMOS [J].
Balamurugan, Ganesh ;
Kennedy, Joseph ;
Banerjee, Gaurab ;
Jaussi, James E. ;
Mansuri, Mozhgan ;
O'Mahony, Frank ;
Casper, Bryan ;
Mooney, Randy .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) :1010-1019
[2]  
Dettloff Wayne D., 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P370, DOI 10.1109/ISSCC.2010.5433825
[3]  
Inti R., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P152, DOI 10.1109/ISSCC.2011.5746260
[4]  
Joy A. K., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P350, DOI 10.1109/ISSCC.2011.5746349
[5]   Adaptive supply serial links with sub-I-V operation and per-pin clock recovery [J].
Kim, J ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) :1403-1413
[6]   A 14-mW 6.25-Gb/s transceiver in 90-nm CMOS [J].
Poulton, John ;
Palmer, Robert ;
Fuller, Andrew M. ;
Greer, Trey ;
Eyles, John ;
Dally, William J. ;
Horowitz, Mark .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (12) :2745-2757
[7]  
Sredojevic R., 2010, 2010 IEEE Custom Integrated Circuits Conference (CICC), P1
[8]   A 27-mW 3.6-Gb/s I/O transceiver [J].
Wong, KLJ ;
Hatamkhani, H ;
Mansuri, M ;
Yang, CKK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (04) :602-612