Validation Challenges in Recent Trends of Power Management in Microprocessors

被引:1
|
作者
Reddy, Nagabhushan [1 ]
Menon, Sankaran [2 ]
Joshi, Prashant D. [2 ]
机构
[1] Intel Corp, Bengaluru, Karnataka, India
[2] Intel Corp, 1300 S MoPac, Austin, TX 78746 USA
来源
2020 33RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT) | 2020年
关键词
Standby; Modern Standby; Power management; SoC; Low power; Validation; Personal Computer (PC); Always On - Always Connected; Instant Resume;
D O I
10.1109/dft50435.2020.9250842
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Modern PC power management has evolved to provide Always On, Always Connected, and Instant Resume kind of experiences to the user, along with longer battery life. It enhances productivity and greatly improves the user experience and brings in a Mobile-like experience to the PC user. The connectivity to the system is maintained even during the standby, which keeps the data up-to-date and readily available, when the user resumes the system from standby. This modern behavior needs to be supported at both the Operating System and at the SoC level. On Windows, this is supported through the 'Modern Standby' feature followed by the 'Active Idle' feature supported by the SoC. Legacy Standby (S3) validation involved mostly checking the power, software and hardware status and the corresponding wake capabilities. Validating Modern Standby involves a lot of new methodologies and techniques such as Sleep Residency during standby, seamless transition between various Power Management states (avoiding system crashes and hangs), Instant Resume time and seamless connectivity during Modern Standby. This paper discusses the new validation methodologies established to accelerate the failure detection during these complex and error-prone use cases, and defines effective debug methodologies, thus enabling early fixing of these issues. The new validation methodologies include residency measurement techniques, verifying system stability during state transitions and measuring resume time from standby.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Recent trends in validation of bioanalytical methods
    Jaiswal, Y. S.
    Grampurohit, N. D.
    Bari, S. B.
    ANALYTICAL LETTERS, 2007, 40 (13) : 2497 - 2505
  • [2] Power Management and Delivery for High-Performance Microprocessors
    Karnik, Tanay
    Pant, Mondira
    Borkar, Shekhar
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [3] Self-aware power management for multi-core microprocessors
    Dinakarrao, Sai Manoj Pudukotai
    SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2021, 29
  • [4] Simulation models verification and validation: Recent development and challenges: A review
    Biazen, Melkamu Ambelu
    Woldeyohannes, Abraham Debebe
    Gebeyehu, Sisay Geremew
    INTERNATIONAL JOURNAL OF MODELING SIMULATION AND SCIENTIFIC COMPUTING, 2025, 16 (01)
  • [5] Power Management Challenges in Virtualization Environments
    Jiang, Congfeng
    Wan, Jian
    Xu, Xianghua
    Li, Yunfa
    You, Xindong
    SYSTEMS AND VIRTUALIZATION MANAGEMENT: STANDARDS AND THE CLOUD, 2010, 71 : 1 - 12
  • [6] Hardware-in-the-loop validation of a power management strategy for hybrid powertrains
    Kim, Youngki
    Salvi, Ashwin
    Siegel, Jason B.
    Filipi, Zoran S.
    Stefanopoulou, Anna G.
    Ersal, Tulga
    CONTROL ENGINEERING PRACTICE, 2014, 29 : 277 - 286
  • [7] Integration Trends in Monolithic Power ICs: Application and Technology Challenges
    Rose, Matthias
    Bergveld, Henk Jan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (09) : 1965 - 1974
  • [8] Integration Trends in Monolithic Power ICs: Application and Technology Challenges
    Bergveld, Henk Jan
    Rose, Matthias
    2015 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2015, : 13 - 19
  • [9] SmartDPM: Machine Learning-Based Dynamic Power Management for Multi-Core Microprocessors
    Manoj, R. D. Sai
    Jantsch, Axel
    Shafique, Muhammad
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (04) : 460 - 474
  • [10] First silicon functional validation and debug of multicore microprocessors
    Foster, Todd J.
    Lastor, Dennis L.
    Singh, Padmaraj
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (05) : 495 - 504