High-throughput VLSI implementations of iterative decoders and related code construction problems

被引:0
|
作者
Nagarajan, Vijay [1 ]
Laendner, Stefan
Milenkovic, Olgica
Jayakumar, Nikhil
Khatri, Sunil P.
机构
[1] Univ Colorado, Boulder, CO 80309 USA
[2] Texas A&M Univ, College Stn, TX USA
关键词
code construction; fully-parallel VLSI implementation; iterative decoding; low-density parity-check codes; network of PLAs;
D O I
10.1007/s11265-007-0054-9
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We describe an efficient, fully-parallel Network of Programmable Logic Array (NPLA)-based realization of iterative decoders for structured LDPC codes. The LDPC codes are developed in tandem with the underlying VLSI implementation technique, without compromising chip design constraints. Two classes of codes are considered: one, based on combinatorial objects derived from difference sets and generalizations of non-averaging sequences, and another, based on progressive edge-growth techniques. The proposed implementation reduces routing congestion, a major issue not addressed in prior work. The operating power, delay and chip-size of the circuits are estimated, indicating that the proposed method significantly outperforms presently used standard-cell based architectures. The described LDPC designs can be modified to accommodate widely different requirements, such as those arising in recording systems, as well as wireless and optical data transmission devices.
引用
收藏
页码:185 / 206
页数:22
相关论文
共 50 条
  • [41] Iterative image segmentation of plant roots for high-throughput phenotyping
    Seidenthal, Kyle
    Panjvani, Karim
    Chandnani, Rahul
    Kochian, Leon
    Eramian, Mark
    SCIENTIFIC REPORTS, 2022, 12 (01)
  • [42] High-Throughput LDPC-CC Decoders Based on Storage, Arithmetic, and Control Improvements
    Chen, Yuxing
    Cui, Hangxuan
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 1069 - 1073
  • [43] High-throughput and flexible ASIC implementations of SIMON and SPECK lightweight block ciphers
    Rashidi, Bahram
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (08) : 1254 - 1268
  • [44] High-throughput LDPC decoder for long code-length
    Ishikawa, Tatsuyuki
    Shimizu, Kazunori
    Ikenaga, Takeshi
    Goto, Satoshi
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 101 - +
  • [45] High Throughput FPGA Implementation for Regular Non-Surjective Finite Alphabet Iterative Decoders
    Thien Truong Nguyen-Ly
    Savin, Valentin
    Popon, Xavier
    Declercq, David
    2017 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS WORKSHOPS (ICC WORKSHOPS), 2017, : 961 - 966
  • [46] VLSI Implementation of High-Throughput, Low-Energy, Configurable MIMO Detector
    Chuang, Pierce I-Jen
    Sachdev, Manoj
    Gaudet, Vincent C.
    2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2015, : 535 - 542
  • [47] A High-Throughput VLSI Architecture Design of Arithmetic Encoder in JPEG2000
    Zhixiong Di
    Yue Hao
    Jiangyi Shi
    Peijun Ma
    Journal of Signal Processing Systems, 2015, 81 : 227 - 247
  • [48] A High-Throughput and Multi-Parallel VLSI Architecture for HEVC Deblocking Filter
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Zhenyu
    Liu, Xiaoxiang
    IEEE TRANSACTIONS ON MULTIMEDIA, 2016, 18 (06) : 1034 - 1047
  • [49] High-throughput block-matching VLSI architecture with low memory bandwidth
    Nam, SH
    Lee, MK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (04): : 508 - 512
  • [50] A High-Throughput VLSI Architecture Design of Arithmetic Encoder in JPEG2000
    Di, Zhixiong
    Hao, Yue
    Shi, Jiangyi
    Ma, Peijun
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2015, 81 (02): : 227 - 247