High-throughput VLSI implementations of iterative decoders and related code construction problems

被引:0
|
作者
Nagarajan, Vijay [1 ]
Laendner, Stefan
Milenkovic, Olgica
Jayakumar, Nikhil
Khatri, Sunil P.
机构
[1] Univ Colorado, Boulder, CO 80309 USA
[2] Texas A&M Univ, College Stn, TX USA
关键词
code construction; fully-parallel VLSI implementation; iterative decoding; low-density parity-check codes; network of PLAs;
D O I
10.1007/s11265-007-0054-9
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We describe an efficient, fully-parallel Network of Programmable Logic Array (NPLA)-based realization of iterative decoders for structured LDPC codes. The LDPC codes are developed in tandem with the underlying VLSI implementation technique, without compromising chip design constraints. Two classes of codes are considered: one, based on combinatorial objects derived from difference sets and generalizations of non-averaging sequences, and another, based on progressive edge-growth techniques. The proposed implementation reduces routing congestion, a major issue not addressed in prior work. The operating power, delay and chip-size of the circuits are estimated, indicating that the proposed method significantly outperforms presently used standard-cell based architectures. The described LDPC designs can be modified to accommodate widely different requirements, such as those arising in recording systems, as well as wireless and optical data transmission devices.
引用
收藏
页码:185 / 206
页数:22
相关论文
共 50 条
  • [31] Design of High-Throughput Fully Parallel LDPC Decoders Based on Wire Partitioning
    Onizawa, Naoya
    Hanyu, Takahiro
    Gaudet, Vincent C.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (03) : 482 - 489
  • [32] High-throughput LDPC decoders using a Multiple Split-Row method
    Mohsenin, T.
    Baas, B. M.
    2007 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL II, PTS 1-3, 2007, : 13 - +
  • [33] Architecture-driven voltage scaling for high-throughput turbo-decoders
    Gilbert, F
    Wehn, N
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 379 - 388
  • [34] High-Throughput Programmable Systolic Array FFT Architecture and FPGA Implementations
    Nash, J. Greg
    2014 INTERNATIONAL CONFERENCE ON COMPUTING, NETWORKING AND COMMUNICATIONS (ICNC), 2014, : 878 - 884
  • [35] Technology for high-throughput RNAi library construction
    Tadokoro, D
    Sugao, K
    Hirose, K
    JOURNAL OF PHARMACOLOGICAL SCIENCES, 2006, 100 : 292P - 292P
  • [36] Parallel high-throughput limited search trellis decoder VLSI design
    Sun, F
    Zhang, T
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (09) : 1013 - 1022
  • [37] A New VLSI Algorithm for a High-Throughput Implementation of Type IV DCT
    Chiper, Doru Florin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATIONS (COMM 2016), 2016, : 17 - 20
  • [38] A cost-effective VLSI architecture for high-throughput sequential decoder
    Lee, CY
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 328 - 331
  • [39] HIGH-THROUGHPUT VLSI ARCHITECTURE FOR SOFT-DECISION DECODING WITH ORBGRAND
    Abbas, Syed Mohsin
    Tonnellier, Thibaud
    Ercan, Furkan
    Jalaleddine, Marwan
    Gross, Warren J.
    2021 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP 2021), 2021, : 8288 - 8292
  • [40] Iterative image segmentation of plant roots for high-throughput phenotyping
    Kyle Seidenthal
    Karim Panjvani
    Rahul Chandnani
    Leon Kochian
    Mark Eramian
    Scientific Reports, 12