High-throughput VLSI implementations of iterative decoders and related code construction problems

被引:0
|
作者
Nagarajan, Vijay [1 ]
Laendner, Stefan
Milenkovic, Olgica
Jayakumar, Nikhil
Khatri, Sunil P.
机构
[1] Univ Colorado, Boulder, CO 80309 USA
[2] Texas A&M Univ, College Stn, TX USA
关键词
code construction; fully-parallel VLSI implementation; iterative decoding; low-density parity-check codes; network of PLAs;
D O I
10.1007/s11265-007-0054-9
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We describe an efficient, fully-parallel Network of Programmable Logic Array (NPLA)-based realization of iterative decoders for structured LDPC codes. The LDPC codes are developed in tandem with the underlying VLSI implementation technique, without compromising chip design constraints. Two classes of codes are considered: one, based on combinatorial objects derived from difference sets and generalizations of non-averaging sequences, and another, based on progressive edge-growth techniques. The proposed implementation reduces routing congestion, a major issue not addressed in prior work. The operating power, delay and chip-size of the circuits are estimated, indicating that the proposed method significantly outperforms presently used standard-cell based architectures. The described LDPC designs can be modified to accommodate widely different requirements, such as those arising in recording systems, as well as wireless and optical data transmission devices.
引用
收藏
页码:185 / 206
页数:22
相关论文
共 50 条
  • [1] High-throughput VLSI implementations of iterative decoders and related code construction problems
    Nagarajan, V
    Jayakumar, N
    Khatri, S
    Milenkovic, O
    GLOBECOM '04: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6, 2004, : 361 - 365
  • [2] High-throughput VLSI Implementations of Iterative Decoders and Related Code Construction Problems
    Vijay Nagarajan
    Stefan Laendner
    Nikhil Jayakumar
    Olgica Milenkovic
    Sunil P. Khatri
    The Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 2007, 49 : 185 - 206
  • [3] High-Throughput Polar Code Decoders with Information Bottleneck Quantization
    Kestel, Claus
    Johannsen, Lucas
    Wehn, Norbert
    ENTROPY, 2024, 26 (06)
  • [4] High-throughput LDPC decoders
    Mansour, MM
    Shanbhag, NR
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) : 976 - 996
  • [5] VLSI Implementation of a High-Throughput Iterative Fixed-Complexity Sphere Decoder
    Chen, Xi
    He, Guanghui
    Ma, Jun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (05) : 272 - 276
  • [6] High-Throughput QC-LDPC Decoders
    Jiang, Nan
    Peng, Kewu
    Song, Jian
    Pan, Chanyong
    Yang, Zhixing
    IEEE TRANSACTIONS ON BROADCASTING, 2009, 55 (02) : 251 - 259
  • [7] High-speed interfaces for analog, iterative VLSI decoders
    Helfenstein, M
    Lustenberger, F
    Loeliger, A
    Tarköy, F
    Moschytz, GS
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 428 - 431
  • [8] High-Throughput VLSI Architecture for GRAND
    Abbas, Syed Mohsin
    Tonnellier, Thibaud
    Ercan, Furkan
    Gross, Warren J.
    2020 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2020, : 213 - 218
  • [9] High-throughput block cipher implementations with SIMD
    Xu, Runqing
    Xiang, Zejun
    Lin, Da
    Zhang, Shasha
    He, Debiao
    Zeng, Xiangyong
    JOURNAL OF INFORMATION SECURITY AND APPLICATIONS, 2022, 70
  • [10] Interconnection framework for high-throughput, flexible LDPC decoders
    Quaglio, Federico
    Vacca, Fabrizio
    Castellano, Cristiano
    Tarable, Alberto
    Masera, Guido
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1459 - +