A 7.1-GB/s low-power rendering engine in 2-D array-embedded memory logic CMOS for portable multimedia system

被引:14
作者
Park, YH [1 ]
Han, SH
Lee, JH
Yoo, HJ
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305701, South Korea
[2] Elect & Telecommun Res Inst, Taejon 305350, South Korea
[3] Hyundai Elect Ind Co Ltd, IC R&D Lab, Kyoungki Do 467701, South Korea
关键词
embedded memory; embedded logic; 3-D graphic rendering;
D O I
10.1109/4.924857
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A single-chip rendering engine that consists of a DRAM frame buffer, a SRAM serial access memory, pixel/edge processor array and 32-b RISC core is proposed for low-power three-dimensional (3-D) graphics in portable systems. The main features are two-dimensional (2-D) hierarchical octet tree (HOT) array structure with bandwidth amplification, three dedicated network schemes, virtual page mapping, memory-coupled logic pipeline, low-power operation, 7.1-GB/s memory bandwidth, and 11.1-Mpolygon/s drawing speed, The 56-mm(2) prototype die integrating one edge processor, eight pixel processors, eight frame buffers, and a RISC core are fabricated using 0.35-mum CMOS embedded memory logic (EML) technology with four poly lavers and three metal layers, The fabricated test chip, 590 mW at 100-MHz 3.3-V operation, is demonstrated with a host PC through a PCI bridge.
引用
收藏
页码:944 / 955
页数:12
相关论文
共 16 条
  • [1] AIMOTO Y, 1996, ISSCC FEB, P372
  • [2] INOUE K, 1995, ISSCC95, P302
  • [3] Koren I., 1993, COMPUTER ARITHMETIC
  • [4] KUNG SY, 1988, VLSI ARRAY PROCESSOR
  • [5] Multimedia processors
    Kuroda, I
    Nishitani, T
    [J]. PROCEEDINGS OF THE IEEE, 1998, 86 (06) : 1203 - 1221
  • [6] LANDIS D, 1999, INT C COMP DES, P146
  • [7] MONTRYM JS, 1997, P SIGGRAPH, V31, P293
  • [8] MURAKAMI K, 1997, ISSCC FEB, P228
  • [9] NISHIKAWA T, 2000, IEEE INT SOL STAT CI, P230
  • [10] OKAMOTO S, 1997, IEEE J SOLID STATE C, V34, P1698