Enhanced LCCG: A Novel Test Clock Generation Scheme for Faster-than-at-Speed Delay Testing

被引:0
|
作者
Pei, Songwei [1 ]
Geng, Ye [1 ]
Li, Huawei [2 ]
Liu, Jun [3 ]
Jin, Song [4 ]
机构
[1] Beijing Univ Chem Technol, Dept Comp Sci & Technol, Beijing 100029, Peoples R China
[2] Chinese Acad Sci, Inst Comp Technol, Key Lab Comp Syst & Architecture, Beijing 100190, Peoples R China
[3] Hefei Univ Technol, Sch Comp & Informat, Hefei 230009, Peoples R China
[4] North China Elect Power Univ, Sch Elect & Elect Engn, Dept Elect & Commun Engn, Baoding 071003, Peoples R China
关键词
faster-than-at-speed; delay testing; small delay defect;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip faster-than-at-speed delay testing provides a promising way for small delay defect detection. However, the frequency of on-chip generated test clock would be impacted by process variations. Hence, it requires determining the actual frequency of generated test clock to ensure the effectiveness of faster-than-at-speed delay testing. In this paper, we present a novel test clock generation scheme, namely Enhanced LCCG, for faster-than-at-speed delay testing. In the proposed scheme, faster-than-at-speed test clock is firstly generated by configuring the corresponding control information specified in the test pattern into Enhanced LCCG. Then, by constructing oscillation paths and counting the corresponding oscillation iteration numbers, the actual frequency of test clock can be measured and calculated with high resolution. Experimental results are presented to validate the proposed method.
引用
收藏
页码:514 / 519
页数:6
相关论文
共 20 条
  • [1] An On-Chip Clock Generation Scheme for Faster-than-at-Speed Delay Testing
    Pei, Songwei
    Li, Huawei
    Li, Xiaowei
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1353 - 1356
  • [2] A novel framework for faster-than-at-speed delay test considering IR-drop effects
    Ahmed, Nisar
    Tehranipoor, Mohammad
    Jayaram, Vinay
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 366 - +
  • [3] Optimized Selection of Frequencies for Faster-than-at-Speed Test
    Kampmann, Matthias
    Kochte, Michael A.
    Schneider, Eric
    Indlekofer, Thomas
    Hellebrand, Sybille
    Wunderlich, Hans-Joachim
    2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 109 - 114
  • [4] A Novel Faster-Than-at-Speed Transition-Delay Test Method Considering IR-Drop Effects
    Ahmed, Nisar
    Tehranipoor, Mohammad
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (10) : 1573 - 1582
  • [5] Tuning Stochastic Space Compaction to Faster-than-At-Speed Test
    Sprenger, Alexander
    Hellebrand, Sybille
    2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, : 73 - 78
  • [6] Faster-Than-At-Speed Test for Increased Test Quality and In-Field Reliability
    Yoneda, Tomokazu
    Hori, Keigo
    Inoue, Michiko
    Fujiwara, Hideo
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [7] Divide and Compact - Stochastic Space Compaction for Faster-than-at-Speed Test
    Sprenger, Alexander
    Hellebrand, Sybille
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28
  • [8] On Selection of Testable Paths with Specified Lengths for Faster-Than-At-Speed Testing
    Fu, Xiang
    Li, Huawei
    Li, Xiaowei
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 45 - 48
  • [9] FAST-BIST: Faster-than-At-Speed BIST Targeting Hidden Delay Defects
    Hellebrand, Sybille
    Indlekofer, Thomas
    Kampmann, Matthias
    Kochte, Michael A.
    Liu, Chang
    Wunderlich, Hans-Joachim
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [10] X Marks the Spot: Scan-Flip-Flop Clustering for Faster-than-at-Speed Test
    Kampmann, Matthias
    Hellebrand, Sybille
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 1 - 6