An on-chip test clock control scheme for multi-clock at-speed testing

被引:14
|
作者
Fan, Xiao-Xin [1 ,2 ]
Hu, Y. U. [1 ]
Wang, Laung-Terng [3 ]
机构
[1] Chinese Acad Sci, Inst Comp Technol, Key Lab Comp Syst & Architecture, Beijing 100049, Peoples R China
[2] Chinese Acad Sci, Grad Sch, Beijing 100864, Peoples R China
[3] SynTest Technol Inc, Sunnyvale, CA 94086 USA
基金
中国国家自然科学基金;
关键词
D O I
10.1109/ATS.2007.61
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To test timing-related faults between synchronous clocks, an at-speed test clock and an automatic test pattern generation scheme are needed However, previous work on designing on-chip at-speed test clock controllers for multi-clock has quadratic increasing area overhead along with linearly increasing clocks. This paper presents a clock-chain based test clock control scheme using an internal phase-locked-loop (PLL) as the at-speed test clock generator, which supports at-speed testing for inter-clock domain and intra-clock domain logic. Experimental results demonstrate that the proposed design has low area overhead when increasing the number of clocks.
引用
收藏
页码:341 / +
页数:2
相关论文
共 50 条
  • [41] Generalized latency-insensitive systems for single-clock and multi-clock architectures
    Singh, M
    Theobald, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1008 - 1013
  • [42] Novel On-Chip Clock Jitter Measurement Scheme For High Performance Microprocessors
    Metra, C.
    Omana, M.
    Mak, T. M.
    Rahman, A.
    Tam, S.
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 465 - +
  • [43] Exploiting the on-chip inductance in high-speed clock distribution networks
    Ismail, YI
    Friedman, EG
    Neves, JL
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (06) : 963 - 973
  • [44] A General Method to Make Multi-Clock System Deterministic
    Su, Menghao
    Chen, Yunji
    Gao, Xiang
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1480 - 1485
  • [45] Multi-Clock SoC Design using Protocol Conversion
    Sinha, Roopak
    Roop, Partha S.
    Basu, Samik
    Salcic, Zoran
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 123 - +
  • [46] Efficient BMC for multi-clock systems with clocked specifications
    Ganai, Malay K.
    Gupta, Aarti
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 310 - +
  • [47] FOPAC: Flexible On-Chip Power and Clock
    Kuttappa, Ragh
    Kose, Selcuk
    Taskin, Baris
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (12) : 4628 - 4636
  • [48] AN ON-CHIP SUPERCONDUCTING CLOCK WITH 2 MODES
    LEE, GS
    SILVER, AH
    SANDELL, RD
    IEEE TRANSACTIONS ON MAGNETICS, 1989, 25 (02) : 834 - 836
  • [49] An on-chip glitchy-clock generator for testing fault injection attacks
    Endo, Sho
    Sugawara, Takeshi
    Homma, Naofumi
    Aoki, Takafumi
    Satoh, Akashi
    JOURNAL OF CRYPTOGRAPHIC ENGINEERING, 2011, 1 (04) : 265 - 270
  • [50] Logic/Clock-Path-Aware At-Speed Scan Test Generation for Avoiding False Capture Failures and Reducing Clock Stretch
    Asada, K.
    Wen, X.
    Holst, S.
    Miyase, K.
    Kajihara, S.
    Kochte, M. A.
    Schneider, E.
    Wunderlich, H. -J.
    Qian, J.
    2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 103 - 108