An on-chip test clock control scheme for multi-clock at-speed testing

被引:14
|
作者
Fan, Xiao-Xin [1 ,2 ]
Hu, Y. U. [1 ]
Wang, Laung-Terng [3 ]
机构
[1] Chinese Acad Sci, Inst Comp Technol, Key Lab Comp Syst & Architecture, Beijing 100049, Peoples R China
[2] Chinese Acad Sci, Grad Sch, Beijing 100864, Peoples R China
[3] SynTest Technol Inc, Sunnyvale, CA 94086 USA
基金
中国国家自然科学基金;
关键词
D O I
10.1109/ATS.2007.61
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To test timing-related faults between synchronous clocks, an at-speed test clock and an automatic test pattern generation scheme are needed However, previous work on designing on-chip at-speed test clock controllers for multi-clock has quadratic increasing area overhead along with linearly increasing clocks. This paper presents a clock-chain based test clock control scheme using an internal phase-locked-loop (PLL) as the at-speed test clock generator, which supports at-speed testing for inter-clock domain and intra-clock domain logic. Experimental results demonstrate that the proposed design has low area overhead when increasing the number of clocks.
引用
收藏
页码:341 / +
页数:2
相关论文
共 50 条
  • [31] On-Chip Clock Faults' Detector
    C. Metra
    M. Favalli
    S. Di Francescantonio
    B. Riccò
    Journal of Electronic Testing, 2002, 18 : 555 - 564
  • [32] Low area pipelined circuits by multi-clock cycle paths and clock scheduling
    Rosdi, Bakhtiar Affendi
    Takahashi, Atsushi
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 260 - 265
  • [33] Clock-driven on-chip testing for superconductor logic circuits
    Hashimoto, Yoshihito
    Yorozu, Shinichi
    Numata, Hideaki
    Tahara, Shuichi
    IEEE Transactions on Applied Superconductivity, 1999, 9 (2 III): : 3169 - 3172
  • [34] Clock-driven on-chip testing for superconductor logic circuits
    Hashimoto, Y
    Yorozu, S
    Numata, H
    Tahara, S
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1999, 9 (02) : 3169 - 3172
  • [35] CTX: A Clock-Gating-Based Test Relaxation and X-Filling Scheme for Reducing Yield Loss Risk in At-Speed Scan Testing
    Furukawa, H.
    Wen, X.
    Miyase, K.
    Yamato, Y.
    Kajihara, S.
    Girard, P.
    Wang, L. -T.
    Tehranipoor, M.
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 397 - +
  • [36] Monitoring CTMCs by Multi-clock Timed Automata
    Feng, Yijun
    Katoen, Joost-Pieter
    Li, Haokun
    Xia, Bican
    Zhan, Naijun
    COMPUTER AIDED VERIFICATION (CAV 2018), PT I, 2018, 10981 : 507 - 526
  • [37] Multi-clock cycle paths and clock scheduling for reducing the area of pipelined circuits
    Rosdi, Bakhtiar Affendi
    Takahashi, Atsushi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (12) : 3435 - 3442
  • [38] Specification and Verification of Multi-Clock Systems Using a Temporal Logic with Clock Constraints
    Zhang, Yuanrui
    Mallet, Frederic
    Zhang, Min
    Liu, Zhiming
    FORMAL ASPECTS OF COMPUTING, 2024, 36 (02)
  • [39] Extending Structural Test Coverage Criteria for LUSTRE Programs with Multi-clock Operators
    Papailiopoulou, Virginia
    Madani, Laya
    du Bousquet, Lydie
    Parissis, Ioannis
    FORMAL METHODS FOR INDUSTRIAL CRITICAL SYSTEMS, 2009, 5596 : 23 - 36
  • [40] Logic-Path-and-Clock-Path-Aware At-Speed Scan Test Generation
    Li, Fuqiang
    Wen, Xiaoqing
    Miyase, Kohei
    Holst, Stefan
    Kajihara, Seiji
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2016, E99A (12) : 2310 - 2319