An on-chip test clock control scheme for multi-clock at-speed testing

被引:14
|
作者
Fan, Xiao-Xin [1 ,2 ]
Hu, Y. U. [1 ]
Wang, Laung-Terng [3 ]
机构
[1] Chinese Acad Sci, Inst Comp Technol, Key Lab Comp Syst & Architecture, Beijing 100049, Peoples R China
[2] Chinese Acad Sci, Grad Sch, Beijing 100864, Peoples R China
[3] SynTest Technol Inc, Sunnyvale, CA 94086 USA
基金
中国国家自然科学基金;
关键词
D O I
10.1109/ATS.2007.61
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To test timing-related faults between synchronous clocks, an at-speed test clock and an automatic test pattern generation scheme are needed However, previous work on designing on-chip at-speed test clock controllers for multi-clock has quadratic increasing area overhead along with linearly increasing clocks. This paper presents a clock-chain based test clock control scheme using an internal phase-locked-loop (PLL) as the at-speed test clock generator, which supports at-speed testing for inter-clock domain and intra-clock domain logic. Experimental results demonstrate that the proposed design has low area overhead when increasing the number of clocks.
引用
收藏
页码:341 / +
页数:2
相关论文
共 50 条
  • [21] Power-constrained test scheduling for multi-clock domain SoCs
    Yoneda, Tomokazu
    Masuda, Kimihiko
    Fujiwara, Hideo
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 295 - +
  • [22] Multi-Clock Snapshot Isolation Concurrency Control for NVM Database
    Xuyang Liu
    Kang Chen
    Mengxing Liu
    Shiyu Cai
    Yongwei Wu
    Weimin Zheng
    TsinghuaScienceandTechnology, 2022, 27 (06) : 925 - 938
  • [23] Multi-Clock Snapshot Isolation Concurrency Control for NVM Database
    Liu, Xuyang
    Chen, Kang
    Liu, Mengxing
    Cai, Shiyu
    Wu, Yongwei
    Zheng, Weimin
    TSINGHUA SCIENCE AND TECHNOLOGY, 2022, 27 (06) : 925 - 938
  • [24] Space time clock: An on-chip clock with 10 instability
    Zhendong XU
    Yingchun ZHANG
    Pengfei LI
    Yongsheng WANG
    Limin DONG
    Guodong XU
    Chinese Journal of Aeronautics , 2022, (10) : 247 - 253
  • [25] Low-Cost On-Chip Clock Jitter Measurement Scheme
    Omana, Martin
    Rossi, Daniele
    Giaffreda, Daniele
    Metra, Cecilia
    Mak, T. M.
    Rahman, Asifur
    Tam, Simon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 435 - 443
  • [26] Exploiting on-chip inductance in high speed clock distribution networks
    Ismail, YI
    Friedman, EG
    Neves, JL
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 643 - 652
  • [27] Exploiting on-chip inductance in high speed clock distribution networks
    Ismail, YI
    Friedman, EG
    Neves, JL
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 1236 - 1239
  • [28] Clock-Gating-Aware Low Launch WSA Test Pattern Generation for At-Speed Scan Testing
    Lin, Yi-Tsung
    Huang, Jiun-Lang
    Wen, Xiaoqing
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [29] On-chip clock faults' detector
    Metra, C
    Favalli, M
    Di Francescantonio, S
    Riccò, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 555 - 564
  • [30] DESIGNING ON-CHIP CLOCK GENERATORS
    CHEN, DL
    IEEE CIRCUITS AND DEVICES MAGAZINE, 1992, 8 (04): : 32 - 36