A 3.66 μW 12-bit 1 MS/s SAR ADC with mismatch and offset foreground calibration

被引:3
作者
Zhang, Yizhen [1 ]
Cai, Jueping [1 ]
Li, Xinyu [1 ]
Zhang, Yuxin [1 ]
Su, Bowen [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
来源
MICROELECTRONICS JOURNAL | 2021年 / 116卷
关键词
Low power; SAR ADC; Comparator; Calibration; 2-STEP ADC;
D O I
10.1016/j.mejo.2021.105244
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 12-bit 1 MS/s successive approximation register (SAR) analog-to-digital converter (ADC) with foreground calibration for digital-to-analog converter (DAC) mismatch and comparator static offset errors. The proposed foreground calibration utilizes the redundancy to facilitate the detection of DAC weight errors, and compensates for deviations of offset and DAC weights from the ideal value in the analog domain respectively. Benefit from the choice of 0.3 fF unit capacitance, the calibration achieves a 90% reduction in DAC power overhead over the conventional method. The effectiveness of this method is demonstrated by simulations in which differential non-linearity (DNL) is reduced from -1.28 LSB to -0.53 LSB and integral non-linearity (INL) is reduced from 2.20 LSB to 1.08 LSB. The ADC implemented in 40 nm CMOS consumes 3.66 mu W from a 1 V supply, and achieves an improved signal-to-noise and distortion ratio (SNDR) of from 59.68 dB to 66.67 dB and a figure of merit (FoM) of 2.07 fJ/conversion-step at Nyquist rate.
引用
收藏
页数:12
相关论文
共 50 条
[31]   A 12-Bit, 100 MS/s SAR ADC Based on a Bridge Capacitor Array with Redundancy and Non-Linearity Calibration in 28 nm CMOS [J].
Zheng, Yan ;
Ye, Fan ;
Ren, Junyan .
ELECTRONICS, 2022, 11 (05)
[32]   A 12-bit SAR ADC With a DAC-Configurable Window Switching Scheme [J].
Chung, Yung-Hui ;
Zeng, Qi-Feng ;
Lin, Yi-Shen .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (02) :358-368
[33]   12-bit 20M-S/s SAR ADC using C-R DAC and Capacitor Calibration [J].
Youn, Eunji ;
Jang, Young-Chan .
2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, :1-2
[34]   A 7-bit 900-MS/s 2-Then-3-bit/cycle SAR ADC With Background Offset Calibration [J].
Li, Dengquan ;
Zhu, Zhangming ;
Liu, Jiaxin ;
Zhuang, Haoyu ;
Yang, Yintang ;
Sun, Nan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (11) :3051-3063
[35]   A 12-bit 1GS/s ADC With Background Distortion and Split-ADC-Like Gain Calibration [J].
Wei, Lai ;
Zheng, Zihao ;
Markulic, Nereo ;
Lagos, Jorge ;
Martens, Ewout ;
Martins, Rui Paulo ;
Zhu, Yan ;
Craninckx, Jan ;
Chan, Chi-Hang .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (12) :4679-4691
[36]   A Low Power 12-bit 1-kS/s SAR ADC for Biomedical Signal Processing [J].
Mao, Wei ;
Li, Yongfu ;
Heng, Chun-Huat ;
Lian, Yong .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (02) :477-488
[37]   A 100MS/s 12-bit Coarse-Fine SAR ADC with Shared Split-CDAC [J].
Li, Manxin ;
Chen, Yongzhen ;
Ye, Fan ;
Ren, Junyan .
2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
[38]   A Design of 20MS/s 12-bit Charge Sharing SAR ADC for Ultrasound Diagnostic Medical Devices [J].
Lee, Jung-Hyun ;
Lee, Kang-Yoon .
12TH INTERNATIONAL CONFERENCE ON UBIQUITOUS AND FUTURE NETWORKS (ICUFN 2021), 2021, :239-241
[39]   A 24-μW 12-bit 1-MS/s SAR ADC With Two-Step Decision DAC Switching in 110-nm CMOS [J].
Chung, Yung-Hui ;
Yen, Chia-Wei ;
Wu, Meng-Hsuan .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (11) :3334-3344
[40]   A 10 MS/s 12-bit Cryogenic SAR ADC in 22nm FD SOI for Quantum Computing [J].
Zhao, Jinghao ;
Li, Zheyi ;
Qing, Yihong ;
Ma, Qichao ;
Wang, Chaohan ;
Prinze, Jeffrey ;
Leroux, Paul .
2024 22ND IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS 2024, 2024, :60-64