A 3.66 μW 12-bit 1 MS/s SAR ADC with mismatch and offset foreground calibration

被引:3
作者
Zhang, Yizhen [1 ]
Cai, Jueping [1 ]
Li, Xinyu [1 ]
Zhang, Yuxin [1 ]
Su, Bowen [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
来源
MICROELECTRONICS JOURNAL | 2021年 / 116卷
关键词
Low power; SAR ADC; Comparator; Calibration; 2-STEP ADC;
D O I
10.1016/j.mejo.2021.105244
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 12-bit 1 MS/s successive approximation register (SAR) analog-to-digital converter (ADC) with foreground calibration for digital-to-analog converter (DAC) mismatch and comparator static offset errors. The proposed foreground calibration utilizes the redundancy to facilitate the detection of DAC weight errors, and compensates for deviations of offset and DAC weights from the ideal value in the analog domain respectively. Benefit from the choice of 0.3 fF unit capacitance, the calibration achieves a 90% reduction in DAC power overhead over the conventional method. The effectiveness of this method is demonstrated by simulations in which differential non-linearity (DNL) is reduced from -1.28 LSB to -0.53 LSB and integral non-linearity (INL) is reduced from 2.20 LSB to 1.08 LSB. The ADC implemented in 40 nm CMOS consumes 3.66 mu W from a 1 V supply, and achieves an improved signal-to-noise and distortion ratio (SNDR) of from 59.68 dB to 66.67 dB and a figure of merit (FoM) of 2.07 fJ/conversion-step at Nyquist rate.
引用
收藏
页数:12
相关论文
共 24 条
[1]   A 2-MS/s, 11.22 ENOB, Extended Input Range SAR ADC With Improved DNL and Offset Calculation [J].
Asghar, Sohail ;
Afridi, Sohaib Saadat ;
Pillai, Anu ;
Schuler, Anita ;
de la Rosa, Jose M. ;
O'Connell, Ivan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (11) :3628-3638
[2]   A Mismatch Calibration Technique for SAR ADCs Based on Deterministic Self-Calibration and Stochastic Quantization [J].
Bagheri, Mojtaba ;
Schembari, Filippo ;
Pourmousavian, Naser ;
Zare-Hoseini, Hashem ;
Hasko, David ;
Staszewski, Robert Bogdan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (09) :2883-2896
[3]   A 12-Bit 100-MS/s Subrange SAR ADC With a Foreground Offset Tracking Calibration Scheme [J].
Chung, Yung-Hui ;
Hsu, Ya-Mien .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (07) :1094-1098
[4]   A 46 μW 13 b 6.4 MS/s SAR ADC With Background Mismatch and Offset Calibration [J].
Ding, Ming ;
Harpe, Pieter ;
Liu, Yao-Hong ;
Busze, Benjamin ;
Philips, Kathleen ;
de Groot, Harmke .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (02) :423-432
[5]   A 26 μW 8 bit 10 MS/s Asynchronous SAR ADC for Low Energy Radios [J].
Harpe, Pieter J. A. ;
Zhou, Cui ;
Bi, Yu ;
van der Meijs, Nick P. ;
Wang, Xiaoyan ;
Philips, Kathleen ;
Dolmans, Guido ;
de Groot, Harmke .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (07) :1585-1595
[6]   S2ADC: A 12-bit, 1.25-MS/s Secure SAR ADC With Power Side-Channel Attack Resistance [J].
Jeong, Taehoon ;
Chandrakasan, Anantha P. ;
Lee, Hae-Seung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (03) :844-854
[7]   An Area-Efficient and Low-Power 12-b SAR/Single-Slope ADC Without Calibration Method for CMOS Image Sensors [J].
Kim, Min-Kyu ;
Hong, Seong-Kwan ;
Kwon, Oh-Kyong .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (09) :3599-3604
[8]  
Lee Chun C., 2015, 2015 Symposium on VLSI Circuits (VLSI Circuits), pC62, DOI 10.1109/VLSIC.2015.7231328
[9]  
Li D., MICROELECTRON J, V114
[10]   A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure [J].
Liu, Chun-Cheng ;
Chang, Soon-Jyh ;
Huang, Guan-Ying ;
Lin, Ying-Zu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :731-740