A 3.66 μW 12-bit 1 MS/s SAR ADC with mismatch and offset foreground calibration

被引:3
|
作者
Zhang, Yizhen [1 ]
Cai, Jueping [1 ]
Li, Xinyu [1 ]
Zhang, Yuxin [1 ]
Su, Bowen [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
来源
MICROELECTRONICS JOURNAL | 2021年 / 116卷
关键词
Low power; SAR ADC; Comparator; Calibration; 2-STEP ADC;
D O I
10.1016/j.mejo.2021.105244
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 12-bit 1 MS/s successive approximation register (SAR) analog-to-digital converter (ADC) with foreground calibration for digital-to-analog converter (DAC) mismatch and comparator static offset errors. The proposed foreground calibration utilizes the redundancy to facilitate the detection of DAC weight errors, and compensates for deviations of offset and DAC weights from the ideal value in the analog domain respectively. Benefit from the choice of 0.3 fF unit capacitance, the calibration achieves a 90% reduction in DAC power overhead over the conventional method. The effectiveness of this method is demonstrated by simulations in which differential non-linearity (DNL) is reduced from -1.28 LSB to -0.53 LSB and integral non-linearity (INL) is reduced from 2.20 LSB to 1.08 LSB. The ADC implemented in 40 nm CMOS consumes 3.66 mu W from a 1 V supply, and achieves an improved signal-to-noise and distortion ratio (SNDR) of from 59.68 dB to 66.67 dB and a figure of merit (FoM) of 2.07 fJ/conversion-step at Nyquist rate.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] A 12-bit Fully Differential SAR ADC with a Novel Capacitor Mismatch Calibration
    Peng, Xizhu
    Liu, Hanpeng
    Liu, Yuke
    Tang, He
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [2] A 46 μW 13 b 6.4 MS/s SAR ADC With Background Mismatch and Offset Calibration
    Ding, Ming
    Harpe, Pieter
    Liu, Yao-Hong
    Busze, Benjamin
    Philips, Kathleen
    de Groot, Harmke
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (02) : 423 - 432
  • [3] Histogram-Based Ratio Mismatch Calibration for Bridge-DAC in 12-bit 120 MS/s SAR ADC
    Zhu, Yan
    Chan, Chi-Hang
    Wong, Si-Seng
    Seng-Pan, U.
    Martins, Rui Paulo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (03) : 1203 - 1207
  • [4] Design of a 12-bit 0.83 MS/s SAR ADC for an IPMI SoC
    Zhou, Han
    Gui, Xiaoyan
    Gao, Peng
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 175 - 179
  • [5] A 12-Bit SAR ADC with Binary Search Calibration Algorithm for a Split Capacitor
    Yang, Je-, I
    Yoon, Kwang Sub
    Lim, Hongki
    ELECTRONICS, 2024, 13 (02)
  • [6] A 12-bit Domino ADC with a Background Offset Calibration Scheme
    Chung, Yung-Hui
    2019 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2019), 2019, : 9 - 12
  • [7] 16-bit 1-MS/s SAR ADC with foreground digital-domain calibration
    Guan, Rui
    Xue, Jianfeng
    Yang, Chao
    Jin, Jing
    Zhou, Jianjun
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (04) : 505 - 513
  • [8] A 7 Bit 800MS/s SAR ADC with Background Offset Calibration
    Wu, Chao
    Yuan, Jie
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1038 - 1041
  • [9] A 12-bit 80 MS/s 2 mW SAR ADC with Deliberated Digital Calibration and Redundancy Schemes for Medical Imaging
    Han G.
    Wu B.
    Pu Y.
    Journal of Shanghai Jiaotong University (Science), 2022, 27 (02) : 250 - 255
  • [10] A 12-bit 20-MS/s SAR ADC with Improved Internal Clock Generator and SAR Controller
    Li, Xuan
    Huang, Shuo
    Zhou, Jianjun
    Li, Xiaoyong
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,