A novel dynamically programmable arithmetic array (DPAA) processor for digital signal processing

被引:0
|
作者
Tan, BK [1 ]
Yoshimura, R [1 ]
Matsuoka, T [1 ]
Taniguchi, K [1 ]
机构
[1] Osaka Univ, Fac Engn, Suita, Osaka 5650871, Japan
关键词
DPAA; DSP; parallel processing; interconnection topology; routing flexibility;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new architecture-based Dynamically Programmable Arithmetic Array processor (DPAA) is proposed for general purpose Digital Signal Processing applications. Paralielism and pipelining are achieved by using DPAA, which consists of various basic arithmetic blocks connected through a code-division multiple access bus interface, The proposed architecture poses 100% interconnection flexibility because connections are done virtually through code matching instead of physical wire connections. Compared to conventional multiplexing architectures, the proposed interconnection topology consumes less chip area and thus, more arithmetic blocks can be incorporated. A 16-bit prototype chip incorporating 10 multipliers and 40 other arithmetic blocks had been implemented into a 4.5 mm x 4.5 mm chip with 0.6 mum CMOS process. DPAA also features its simple programmability, as numerical formula can be used to configure the processor without programming languages or specialized CAD tools.
引用
收藏
页码:741 / 747
页数:7
相关论文
共 50 条
  • [21] Digital signal processing at 1GHz in a field-programmable object array
    Helgemo, DR
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 57 - 60
  • [22] A novel architecture of dynamically reconfigurable fused multiply–adder for digital signal processing
    Tsukahara A.
    Kanasugi A.
    Artificial Life and Robotics, 2014, 19 (3) : 233 - 238
  • [23] A field programmable bit-serial digital signal processor
    Rahim, SA
    Turner, LE
    4TH IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2004, : 295 - 298
  • [24] A DIGITAL SIGNAL PROCESSOR WITH IEEE FLOATING-POINT ARITHMETIC
    SOHIE, GRL
    KLOKER, KL
    IEEE MICRO, 1988, 8 (06) : 49 - 67
  • [25] Biased logarithmic arithmetic in digital signal processing
    Vainio, Olli
    NORCHIP 2005, PROCEEDINGS, 2005, : 16 - 19
  • [26] Processor Designs for Digital Signal Processing.
    Kolb, Hans Joachim
    Elektronik Munchen, 1982, 31 (21): : 107 - 114
  • [27] Digital Signal Processing on a fully programmable platform
    Zahariadis, T
    Pramataris, K
    Voliotis, S
    Zervos, N
    PROCEEDINGS EC-VIP-MC 2003, VOLS 1 AND 2, 2003, : 257 - 263
  • [28] Novel RNS-based SIMD RISC processor for digital signal processing
    Univ of Granada, Granada, Spain
    Conf Rec Asilomar Conf Signals Syst Comput, (1307-1311):
  • [29] Photonic integrated field-programmable disk array signal processor
    Zhang, Weifeng
    Yao, Jianping
    NATURE COMMUNICATIONS, 2020, 11 (01)
  • [30] Photonic integrated field-programmable disk array signal processor
    Weifeng Zhang
    Jianping Yao
    Nature Communications, 11