Novel high-power delivery architecture or heterogeneous Integration systems

被引:0
作者
Kannan, K. T. [1 ]
Iyer, Subramanian S. [1 ]
机构
[1] Univ Calif Los Angeles, Ctr Heterogenous Integrat & Performance Scaling C, Dept Elect & Comp Engn, Los Angeles, CA 90025 USA
来源
IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021) | 2021年
关键词
Power delivery; heterogeneous integration; Si-IF; impedance spectrum; DC-DC converters; power delivery network; decoupling;
D O I
10.1109/ECTC32696.2021.00037
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Moore's law of transistor scaling over the past few decades warrant a paradigm shift in packaging and integration methodologies. Silicon interconnect fabric (Si-IF) technology is a wafer-scale, fine pitch, package less, heterogeneous integration platform that enables high package density by supporting dielet assembly at fine spacing. In Si-IF technology, bare dielets are assembled on a prewired silicon wafer using thermal compression bonding (TCB) at a small inter-dielet spacing (<= 100 mu m) using fine pitch die-wafer interconnects ( <= 10 mu m). This enables Si-IF technology to support high power systems on a wafer. A novel high-power delivery architecture enabling 40-60 kW power delivery to a 300 mm naler is outlined. Prototype results for power delivery are presented.
引用
收藏
页码:164 / 169
页数:6
相关论文
共 16 条
[1]  
[Anonymous], 2020, PRM REG
[2]  
[Anonymous], 2018, 6 CHIP VTM EV BOARD
[3]  
[Anonymous], 2001, FUNDAMENTALS POWER E, DOI DOI 10.1007/B100747
[4]  
[Anonymous], 2015, VTM CURR MULT
[5]  
[Anonymous], 2020, 6 CHIP PRM EV BOARD
[6]  
Curatolo, 2019, CISC VIS NETW IND GL
[7]   "FlexTrate™" - Scaled Heterogeneous Integration on Flexible Biocompatible Substrates using FOWLP [J].
Fukushima, Takafumi ;
Alam, Arsalan ;
Wan, Zhe ;
Jangam, Siva C. ;
Pal, Saptadeep ;
Ezhilarasu, Goutham ;
Bajwa, Adeel ;
Iyer, Subramanian S. .
2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, :649-654
[8]   Heterogeneous Integration for Performance and Scaling [J].
Iyer, Subramanian S. .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (07) :975-984
[9]   Electrical Characterization of High Performance Fine Pitch Interconnects in Silicon-Interconnect Fabric [J].
Jangam, SivaChandra ;
Bajwa, Adeel ;
Thankappan, Kannan K. ;
Kittur, Premsagar ;
Iyer, Subramanian S. .
2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, :1283-1288
[10]   Cool chips: Opportunities and implications for power and thermal management [J].
Lin, Sheng-Chih ;
Banerjee, Kaustav .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (01) :245-255