Hierarchical Temporal Memory Based on Spin-Neurons and Resistive Memory for Energy-Efficient Brain-Inspired Computing

被引:40
作者
Fan, Deliang [1 ]
Sharad, Mrigank [1 ]
Sengupta, Abhronil [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47906 USA
基金
美国国家科学基金会;
关键词
Hierarchical temporal memory (HTM); magnetic domain walls (DWs); memristors; neural network hardware; spin Hall effect (SHE); spin transfer torque; PATTERN-RECOGNITION; NETWORK; DENSITY; SYSTEM; MODEL;
D O I
10.1109/TNNLS.2015.2462731
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Hierarchical temporal memory (HTM) tries to mimic the computing in cerebral neocortex. It identifies spatial and temporal patterns in the input for making inferences. This may require a large number of computationally expensive tasks, such as dot product evaluations. Nanodevices that can provide direct mapping for such primitives are of great interest. In this paper, we propose that the computing blocks for HTM can be mapped using low-voltage, magnetometallic spin-neurons combined with an emerging resistive crossbar network, which involves a comprehensive design at algorithm, architecture, circuit, and device levels. Simulation results show the possibility of more than 200x lower energy as compared with a 45-nm CMOS ASIC design.
引用
收藏
页码:1907 / 1919
页数:13
相关论文
共 52 条
[1]  
[Anonymous], P IEEE INT EL DEV M
[2]  
[Anonymous], 2008, INT C NAN
[3]  
[Anonymous], 2013, 2013 IEEE INT EL DEV
[4]  
[Anonymous], 2013, P 50 ACM EDAC IEEE D
[5]  
[Anonymous], 2015, HP LABS CACTI
[6]  
Augustine C, 2011, 2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)
[7]   High precision analogue memristor state tuning [J].
Berdan, R. ;
Prodromakis, T. ;
Toumazou, C. .
ELECTRONICS LETTERS, 2012, 48 (18) :1105-1106
[8]   Low Energy Magnetic Domain Wall Logic in Short, Narrow, Ferromagnetic Wires [J].
Currivan, Jean Anne ;
Jang, Youngman ;
Mascaro, Mark D. ;
Baldo, Marc A. ;
Ross, Caroline A. .
IEEE MAGNETICS LETTERS, 2012, 3
[9]   A CMOS analog winner-take-all network for large-scale applications [J].
Demosthenous, A ;
Smedley, S ;
Taylor, J .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1998, 45 (03) :300-304
[10]   Low power current-mode binary-tree asynchronous Min/Max circuit [J].
Dlugosz, Rafal ;
Talaska, Tomasz .
MICROELECTRONICS JOURNAL, 2010, 41 (01) :64-73