A 0.18μm CMOS transceiver design for high-speed backplane data communications

被引:0
|
作者
Li, M [1 ]
Huang, WJ [1 ]
Kwasniewski, T [1 ]
Wang, SJ [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
8Gb/s current mode logic (CML) transmitter with multi-tap FIR pre-emphasis has been implemented in 0.18 mu m CMOS technology and verified to operate with PRBS7 data over a 34" FR4 backplane. A half-rate clock retiming circuit for generating symbol-spaced data is proposed to alleviate the speed requirement of the traditional full-rate clock retiming. At receive side, a frequency and phase-locked clock and data recovery (CDR) circuit incorporates a multiphase voltage-controlled oscillator (VCO) and a half-rate bang-bang phase/frequency detector (PFD) with embedded data retiming. The total power dissipation of the transceiver is 75mW at a 1.8V supply.
引用
收藏
页码:1158 / 1161
页数:4
相关论文
共 50 条
  • [21] A Fully Digital Nonlinear, High-speed Rank Order Filter in 0.18μm CMOS Technology
    Toscano, George John
    Saha, Pran Kanai
    PROCEEDINGS OF ICECE 2008, VOLS 1 AND 2, 2008, : 319 - +
  • [22] A 6.25 Gb/s equalizer in 0.18 mu m CMOS technology for high-speed SerDes
    Zhang Mingke
    Hu Qingsheng
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (12)
  • [23] High-speed analog-adaptive decision feedback equalizer with 0.18 μm CMOS technology
    Zhan Y.-Z.
    Hu Q.-S.
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2019, 53 (12): : 2423 - 2430
  • [24] A high-speed baseband transceiver for wireless communications using QAM
    Dinh, AV
    Bolton, RJ
    2001 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 631 - 634
  • [25] Design and implementation of an IEEE 802.11 baseband OFDM transceiver in 0.18 mu m CMOS
    Wu Bin
    Zhou Yumei
    Zhu Yongxu
    Zhang Zhengdong
    Cai Jingjing
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (05)
  • [26] A Novel High-Speed High-Gain and Low-Noise CMOS Amplifier in 0.18μm Process
    Mahdavi, Sina
    Noruzpur, Faeze
    Esmaeilie, Shahram
    Sadeghi, Amin
    Mohammady, Arvin
    2019 IEEE 5TH CONFERENCE ON KNOWLEDGE BASED ENGINEERING AND INNOVATION (KBEI 2019), 2019, : 799 - 802
  • [27] Design of High Speed and Low Offset Dynamic Latch Comparator in 0.18 μm CMOS Process
    Rahman, Labonnah Farzana
    Reaz, Mamun Bin Ibne
    Yin, Chia Chieu
    Ali, Mohammad Alauddin Mohammad
    Marufuzzaman, Mohammad
    PLOS ONE, 2014, 9 (10):
  • [28] A Simulator for High-Speed Backplane Transceivers
    Chen, Dianyong
    Wang, Bo
    Liang, Bangli
    Kwasniewski, Tad
    UKSIM 2009: ELEVENTH INTERNATIONAL CONFERENCE ON COMPUTER MODELLING AND SIMULATION, 2009, : 589 - 593
  • [29] Trends in high-speed backplane connectors
    Hult, B
    CONNECTOR SPECIFIER, 2005, 21 (11) : 15 - 16
  • [30] Characterizing Silicon Avalanche Photodiode Fabricated by Standard 0.18 μm CMOS Process for High-Speed Operation
    Napiah, Zul Atfyi Fauzan Mohammed
    Gyobu, Ryoichi
    Hishiki, Takuya
    Maruyama, Takeo
    Iiyama, Koichi
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (12): : 1304 - 1311