A 0.18μm CMOS transceiver design for high-speed backplane data communications

被引:0
|
作者
Li, M [1 ]
Huang, WJ [1 ]
Kwasniewski, T [1 ]
Wang, SJ [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
8Gb/s current mode logic (CML) transmitter with multi-tap FIR pre-emphasis has been implemented in 0.18 mu m CMOS technology and verified to operate with PRBS7 data over a 34" FR4 backplane. A half-rate clock retiming circuit for generating symbol-spaced data is proposed to alleviate the speed requirement of the traditional full-rate clock retiming. At receive side, a frequency and phase-locked clock and data recovery (CDR) circuit incorporates a multiphase voltage-controlled oscillator (VCO) and a half-rate bang-bang phase/frequency detector (PFD) with embedded data retiming. The total power dissipation of the transceiver is 75mW at a 1.8V supply.
引用
收藏
页码:1158 / 1161
页数:4
相关论文
共 50 条
  • [1] Design of High-Speed Wireline Transceivers for Backplane Communications in 28nm CMOS
    Savoj, Jafar
    Hsieh, Kenny
    Upadhyaya, Parag
    An, Fu-Tai
    Im, Jay
    Jiang, Xuewen
    Kamali, Jalil
    Lai, Kang Wei
    Wu, Daniel
    Alon, Elad
    Chang, Ken
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [2] Decision feedback equalization for high-speed backplane data communications
    Chen, J
    Li, M
    Kwasniewski, T
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1274 - 1277
  • [3] Design and optimization of multi-tap DFE for high-speed backplane data communications
    Li, M
    Wang, SJ
    Chen, J
    Kwasniewski, T
    2005 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING (PACRIM), 2005, : 601 - 604
  • [4] High-speed CMOS-to-ECL pad driver in 0.18 μm CMOS
    Centurelli, F
    Lulli, G
    Marietti, P
    Monsurrò, P
    Scotti, G
    Trifiletti, A
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 448 - 451
  • [5] High temperature RF transceiver design for high-speed downhole communications
    Salem, Jebreel M.
    Pour, Fariborz Lohrabi
    Ha, Dong Sam
    MICROELECTRONICS JOURNAL, 2022, 129
  • [6] High temperature RF transceiver design for high-speed downhole communications
    Salem, Jebreel M.
    Lohrabi Pour, Fariborz
    Ha, Dong Sam
    Microelectronics Journal, 2022, 129
  • [7] Comparative study of signalling methods for high-speed backplane transceiver
    Wu, Kejun
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (11) : 1823 - 1837
  • [8] Design of CMOS CML circuits for high-speed broadband communications
    Green, MM
    Singh, U
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 204 - 207
  • [9] A 0.11μm CMOS clocked comparator for high-speed serial communications
    Okaniwa, Y
    Tamura, H
    Kibune, M
    Yamazaki, D
    Cheung, TZ
    Ogawa, J
    Tzartzanis, N
    Walker, WW
    Kuroda, T
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 198 - 201
  • [10] A 6.25 Gb/s equalizer in 0.18μm CMOS technology for high-speed SerDes
    张明科
    胡庆生
    Journal of Semiconductors, 2013, 34 (12) : 119 - 125