High-Throughput LDPC-CC Decoders Based on Storage, Arithmetic, and Control Improvements

被引:3
作者
Chen, Yuxing [1 ]
Cui, Hangxuan [1 ]
Wang, Zhongfeng [1 ]
机构
[1] Nanjing Univ, Sch Elect Sci & Engn, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
Decoding; Schedules; Parity check codes; Bandwidth; Arithmetic; Throughput; Delays; IEEE; 1901; low-density parity-check convolutional codes (LDPC-CC); high throughput; storage categorization;
D O I
10.1109/TCSII.2021.3134824
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents high-throughput low-density parity-check convolutional code (LDPC-CC) decoders in full compliance with the IEEE 1901 standard. The decoding architecture is improved from storage, arithmetic, and control aspects. First, to address the throughput bottleneck caused by memory bandwidth, we propose two methods, register-based and categorized memory-based (CMem-based) storage schemes. Then, the arithmetic improvement is extensively exploited for better area. Besides, the control unit is well-designed to reduce the hardware complexity. Equipped with these techniques, efficient LDPC-CC decoders for IEEE 1901 standard are developed and implemented with 55nm technology. Implementation results demonstrate that the proposed decoders can achieve more than twice the throughput of existing decoders. Furthermore, the proposed CMem-based decoder improves the area efficiency by 84.5%.
引用
收藏
页码:1069 / 1073
页数:5
相关论文
共 50 条
  • [31] High-Throughput Non-Binary LDPC Decoder Architecture Using Parallel EMS Algorithm
    Choe, Jeongwon
    Lee, Youngjoo
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (10) : 2969 - 2978
  • [32] High-Throughput Software-Defined LDPC Encoder and Decoder With x86-Based Data-Level Parallelism
    Yun, Sangbu
    Choe, Jeongwon
    Lee, Youngjoo
    [J]. IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2025, 74 (01) : 50 - 60
  • [33] Rate-Compatible and High-Throughput Architecture Designs for Encoding LDPC Codes
    Talati, Nishil
    Wang, Zhiying
    Kvatinsky, Shahar
    [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2190 - 2193
  • [34] Universal High-Throughput and Low-Complexity LDPC Decoder for Laser Communications
    Kang, Jing
    An, Junshe
    Zhu, Yan
    [J]. IEEE ACCESS, 2024, 12 : 33328 - 33336
  • [35] Massively High-Throughput Reinforcement Learning for Classic Control on GPUs
    Sha, Xuan
    Lan, Tian
    [J]. IEEE ACCESS, 2024, 12 : 117737 - 117744
  • [36] High-Throughput Dynamic Scheduling for Belief-Propagation Decoding of LDPC Codes
    Xie, Suipeng
    Liu, Xingcheng
    [J]. 2019 IEEE 11TH INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN 2019), 2019, : 773 - 777
  • [37] High-Throughput Layered Decoder Implementation for Quasi-Cyclic LDPC Codes
    Zhang, Kai
    Huang, Xinming
    Wang, Zhongfeng
    [J]. IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2009, 27 (06) : 985 - 994
  • [38] Low-latency and high-throughput software turbo decoders on multi-core architectures
    Le Gal, Bertrand
    Jego, Christophe
    [J]. ANNALS OF TELECOMMUNICATIONS, 2020, 75 (1-2) : 27 - 42
  • [39] Low-latency and high-throughput software turbo decoders on multi-core architectures
    Bertrand Le Gal
    Christophe Jego
    [J]. Annals of Telecommunications, 2020, 75 : 27 - 42
  • [40] Tail-Overlapped SISO Decoding for High-Throughput LTE-Advanced Turbo Decoders
    Yoo, Injae
    Kim, Bongjin
    Park, In-Cheol
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (09) : 2711 - 2720