High-Throughput LDPC-CC Decoders Based on Storage, Arithmetic, and Control Improvements

被引:3
作者
Chen, Yuxing [1 ]
Cui, Hangxuan [1 ]
Wang, Zhongfeng [1 ]
机构
[1] Nanjing Univ, Sch Elect Sci & Engn, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
Decoding; Schedules; Parity check codes; Bandwidth; Arithmetic; Throughput; Delays; IEEE; 1901; low-density parity-check convolutional codes (LDPC-CC); high throughput; storage categorization;
D O I
10.1109/TCSII.2021.3134824
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents high-throughput low-density parity-check convolutional code (LDPC-CC) decoders in full compliance with the IEEE 1901 standard. The decoding architecture is improved from storage, arithmetic, and control aspects. First, to address the throughput bottleneck caused by memory bandwidth, we propose two methods, register-based and categorized memory-based (CMem-based) storage schemes. Then, the arithmetic improvement is extensively exploited for better area. Besides, the control unit is well-designed to reduce the hardware complexity. Equipped with these techniques, efficient LDPC-CC decoders for IEEE 1901 standard are developed and implemented with 55nm technology. Implementation results demonstrate that the proposed decoders can achieve more than twice the throughput of existing decoders. Furthermore, the proposed CMem-based decoder improves the area efficiency by 84.5%.
引用
收藏
页码:1069 / 1073
页数:5
相关论文
共 50 条
[21]   A High-Throughput LDPC Decoder Architecture With Rate Compatibility [J].
Zhang, Kai ;
Huang, Xinming ;
Wang, Zhongfeng .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (04) :839-847
[22]   High-Throughput FPGA-based QC-LDPC Decoder Architecture [J].
Mhaske, Swapnil ;
Kee, Hojin ;
Ly, Tai ;
Aziz, Ahsan ;
Spasojevic, Predrag .
2015 IEEE 82ND VEHICULAR TECHNOLOGY CONFERENCE (VTC FALL), 2015,
[23]   Low-Complexity High-Throughput Bit-Wise LDPC Decoder [J].
Lee, Jae Hack ;
Sunwoo, Myung Hoon .
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2019, 91 (08) :855-862
[24]   DESIGN OF AN AREA-EFFICIENT HIGH-THROUGHPUT SHIFT-BASED LDPC DECODER [J].
Tang, Yun-Ching ;
Wang, Hong-Ren ;
Lin, Hongchin ;
Huang, Jun-Zhe .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (06)
[25]   High-throughput DOCSIS Upstream QC-LDPC Decoder [J].
Wu, Michael ;
Yin, Bei ;
Miller, Eric ;
Dick, Chris ;
Cavallaro, Joseph R. .
CONFERENCE RECORD OF THE 2014 FORTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2014, :537-541
[26]   A Study Into High-Throughput Decoder Architectures For High-Rate LDPC Codes [J].
Ueng, Yeong-Luh ;
Cheng, Chung-Chao .
2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, :347-350
[27]   Design of a High-Throughput QC-LDPC Decoder With TDMP Scheduling [J].
Zhao, Ming ;
Zhang, Xiaolin ;
Zhao, Ling ;
Lee, Chen .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (01) :56-60
[28]   Design of high-Throughput QC-LDPC Decoder for WiMAX standard [J].
Heidari, Tahere ;
Jannesari, Abumoslem .
2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
[29]   Low-Power High-Throughput Architecture for AV1 Arithmetic Decoder [J].
Gomes, Jiovana Sousa ;
Bampi, Sergio ;
Bitencourt, Tulio Pereira ;
Livi Ramos, Fabio Luis .
IEEE DESIGN & TEST, 2022, 39 (06) :119-127
[30]   ON-CNN: Low Latency and High Throughput Online Arithmetic-Based Convolutional Neural Network Accelerator [J].
Akmal Shafique, Muhammad ;
Lee, Jeong-A .
IEEE ACCESS, 2024, 12 :175698-175714