High-Throughput LDPC-CC Decoders Based on Storage, Arithmetic, and Control Improvements

被引:3
|
作者
Chen, Yuxing [1 ]
Cui, Hangxuan [1 ]
Wang, Zhongfeng [1 ]
机构
[1] Nanjing Univ, Sch Elect Sci & Engn, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
Decoding; Schedules; Parity check codes; Bandwidth; Arithmetic; Throughput; Delays; IEEE; 1901; low-density parity-check convolutional codes (LDPC-CC); high throughput; storage categorization;
D O I
10.1109/TCSII.2021.3134824
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents high-throughput low-density parity-check convolutional code (LDPC-CC) decoders in full compliance with the IEEE 1901 standard. The decoding architecture is improved from storage, arithmetic, and control aspects. First, to address the throughput bottleneck caused by memory bandwidth, we propose two methods, register-based and categorized memory-based (CMem-based) storage schemes. Then, the arithmetic improvement is extensively exploited for better area. Besides, the control unit is well-designed to reduce the hardware complexity. Equipped with these techniques, efficient LDPC-CC decoders for IEEE 1901 standard are developed and implemented with 55nm technology. Implementation results demonstrate that the proposed decoders can achieve more than twice the throughput of existing decoders. Furthermore, the proposed CMem-based decoder improves the area efficiency by 84.5%.
引用
收藏
页码:1069 / 1073
页数:5
相关论文
共 50 条
  • [1] High-Throughput QC-LDPC Decoders
    Jiang, Nan
    Peng, Kewu
    Song, Jian
    Pan, Chanyong
    Yang, Zhixing
    IEEE TRANSACTIONS ON BROADCASTING, 2009, 55 (02) : 251 - 259
  • [2] A Survey on High-Throughput Non-Binary LDPC Decoders: ASIC, FPGA, and GPU Architectures
    Ferraz, Oscar
    Subramaniyan, Srinivasan
    Chinthalaa, Ramesh
    Andrade, Joao
    Cavallaro, Joseph R.
    Nandy, Soumitra K.
    Silva, Vitor
    Zhang, Xinmiao
    Purnaprajna, Madhura
    Falcao, Gabriel
    IEEE COMMUNICATIONS SURVEYS AND TUTORIALS, 2022, 24 (01): : 524 - 556
  • [3] Scalable High-Throughput and Low-Latency DVB-S2(x) LDPC Decoders on SIMD Devices
    Le Gal, Bertrand
    IEEE OPEN JOURNAL OF THE COMMUNICATIONS SOCIETY, 2024, 5 : 7216 - 7227
  • [4] Analysis and Design of Cost-Effective, High-Throughput LDPC Decoders
    Thien Truong Nguyen-Ly
    Savin, Valentin
    Le, Khoa
    Declercq, David
    Ghaffari, Fakhreddine
    Boncalo, Oana
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (03) : 508 - 521
  • [5] High-Throughput Multi-Core LDPC Decoders Based on x86 Processor
    Le Gal, Bertrand
    Jego, Christophe
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (05) : 1373 - 1386
  • [6] High-Throughput Energy-Efficient LDPC Decoders Using Differential Binary Message Passing
    Cushon, Kevin
    Hemati, Saied
    Leroux, Camille
    Mannor, Shie
    Gross, Warren J.
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2014, 62 (03) : 619 - 631
  • [7] Enabling High-Level Design Strategies for High-Throughput and Low-Power NB-LDPC Decoders
    Subramaniyan, Srinivasan
    Ferraz, Oscar
    Ashuthosh, M. R.
    Krishna, Santosh
    Wang, Guohui
    Cavallaro, Joseph R. R.
    Silva, Vitor
    Falcao, Gabriel
    Purnaprajna, Madhura
    IEEE DESIGN & TEST, 2023, 40 (01) : 85 - 95
  • [8] Modified Shuffled Based Architecture for High-Throughput Decoding of LDPC Codes
    Angarita, Fabian
    Sansaloni, Trini
    Perez-Pascual, Asuncion
    Valls, Javier
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 68 (02): : 139 - 149
  • [9] High-Throughput LDPC Decoder for Multiple Wireless Standards
    Chen, Wei
    Li, Yajie
    Liu, Dake
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025, 72 (01) : 383 - 396
  • [10] Low-Power LDPC-CC Decoding Architecture Based on the Integration of Memory Banks
    Yoo, Injae
    Park, In-Cheol
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (09) : 1057 - 1061