Design space exploration on heterogeneous network-on-chip

被引:10
作者
Cardoso, RS [1 ]
Kreutz, ME [1 ]
Carro, L [1 ]
Susin, AA [1 ]
机构
[1] Univ Fed Rio Grande do Sul, GME, Porto Alegre, RS, Brazil
来源
2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS | 2005年
关键词
Systems-on-Chip; embedded systems; optimization algorithms; networks-on-chip;
D O I
10.1109/ISCAS.2005.1464616
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance SoC designs using networks-on-chip (NoCs) take benefit from the speed-up coming from the available parallelism. However, the spatial parallelism causes an impact on the resulting area of the SoC. In this paper, a heterogeneous NoC is considered, as an alternative to reduce the total area overhead caused by the routers on a NoC architecture. By employing an optimized mix of routers with different requirements in terms of area, a network comprising a trade-off between latency and area is achieved. We use an optimization algorithm that automatically finds a network architecture that complies with the performance constraints, keeping the area cost as small as possible. We demonstrate the effectiveness of our approach by mapping the communications of two applications on an optimized heterogeneous NoC architecture, and show area savings of 35%, while maintaining performance.
引用
收藏
页码:428 / 431
页数:4
相关论文
共 13 条
[1]  
[Anonymous], 1979, Computers and Intractablity: A Guide to the Theoryof NP-Completeness
[2]  
BENINI L, 2002, IEEE COMPUT, V1, P70
[3]  
CARDOZO RS, 2004, TONGA LOW COST ROUTE
[4]  
Glover F., 1990, ORSA Journal on Computing, V2, P4, DOI [10.1287/ijoc.1.3.190, 10.1287/ijoc.2.1.4]
[5]  
GLOVER F, 1990, ORSA J COMP, V1, P4
[6]  
Grotker T., 2002, SYSTEM DESIGN SYSTEM
[7]  
HU J, 2003, ENERGY AWARE MAPPING
[8]  
Kumar S, 2002, IEEE COMP SOC ANN, P117, DOI 10.1109/ISVLSI.2002.1016885
[9]  
MIHAL A, 2003, MAPPING CONCURRENT A, V3, P39
[10]   Bandwidth-constrained mapping of cores onto NoC architectures [J].
Murali, S ;
De Micheli, G .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, :896-901