Charge-trapping memory cell of SiO2/SiN/high-k dielectric Al2O3 with TaN metal gate for suppressing backward-tunneling effect -: art. no. 073510

被引:50
作者
Lee, CH [1 ]
Park, KC [1 ]
Kim, K [1 ]
机构
[1] Samsung Elect Co Ltd, Semicond R&D Ctr, Memory Business, Yongin 449711, Kyungki Do, South Korea
关键词
D O I
10.1063/1.2010607
中图分类号
O59 [应用物理学];
学科分类号
摘要
We present a device structure of SiO2/SiN/Al2O3 (SANOS) with tantalum nitride (TaN) metal gate. When TaN metal gate is applied for the SANOS structure instead of commonly used n-type poly-silicon, the unwanted backward Fowler-Nordheim tunneling current of electron through the top oxide is significantly suppressed owing to its higher work function and better compatibility with high-k dielectrics. As a result, the program/erase speed is significantly improved and the erase threshold voltage (V-TH) can be obtained to be negative voltage of -3.5 V. (C) 2005 American Institute of Physics.
引用
收藏
页数:3
相关论文
共 3 条
  • [1] ELECTRON INJECTION AND TRAP FILLING IN INSULATING LAYERS
    KRAUSE, H
    [J]. PHYSICA STATUS SOLIDI A-APPLIED RESEARCH, 1976, 36 (02): : 705 - 715
  • [2] Charge-trapping device structure of SiO2/SiN/high-k dielectric Al2O3 for high-density flash memory -: art. no. 152908
    Lee, CH
    Hur, SH
    Shin, YC
    Choi, JH
    Park, DG
    Kim, K
    [J]. APPLIED PHYSICS LETTERS, 2005, 86 (15) : 1 - 3
  • [3] CHARGE TRANSPORT AND STORAGE OF LOW PROGRAMMING VOLTAGE SONOS MONOS MEMORY DEVICES
    LIBSCH, FR
    WHITE, MH
    [J]. SOLID-STATE ELECTRONICS, 1990, 33 (01) : 105 - 126