Reliability-Aware Design Space Exploration for Fully Integrated RF CMOS PA

被引:6
作者
Pazos, Sebastian [1 ]
Aguirre, Fernando [1 ]
Palumbo, Felix [1 ]
Silveira, Fernando [2 ]
机构
[1] UTN BA, CONICET, UIDI, C1179AAQ, Buenos Aires, DF, Argentina
[2] Univ Republica, IIE FI, Montevideo 11300, Uruguay
关键词
Stress; Human computer interaction; Radio frequency; Degradation; Reliability engineering; Mathematical model; CMOS; RF; power amplifier; design for reliabilty; TDDB; HCI; HOT-CARRIER; CIRCUIT RELIABILITY; MOSFET DEGRADATION; BREAKDOWN; STRESS; BIAS; DC; MECHANISMS;
D O I
10.1109/TDMR.2019.2957489
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A design for reliability approach is proposed for fully integrated RF CMOS class A-to-C power amplifiers. Reliability hazards like time dependent dielectric breakdown and hot carrier injection are mapped into the design space, including the expected parametric degradation of the circuit, by fitting widely accepted models to experimental degradation results on the target technology. A prototype amplifier was used to validate RF degradation models and their impact on the output power degradation under accelerated stress. The methodology is based on a design space exploration of the highest efficiency designs attainable in a target technology. Electrical characteristics of passives and transistors are considered through look-up tables. The proposed approach allows to reduce the full universe of available designs to those that are specification and reliability compliant, avoiding a simulator-in-the-loop approach. A test case for a 3 dBm output power amplifier from the design space shows good agreement between predictions and SPICE simulations, including projected parametric degradation due to hot carrier injection.
引用
收藏
页码:33 / 41
页数:9
相关论文
共 47 条
[11]   Degradation and breakdown in thin oxide layers: mechanisms, models and reliability prediction [J].
Degraeve, R ;
Kaczer, B ;
Groeseneken, G .
MICROELECTRONICS RELIABILITY, 1999, 39 (10) :1445-1460
[12]  
Fritzin J, 2010, IEEE INT SYMP CIRC S, P1907, DOI 10.1109/ISCAS.2010.5537959
[13]   Load Mismatch Sensitivity of Class-E Power Amplifiers [J].
Ghahremani, Ali ;
Annema, Anne-Johan ;
Nauta, Bram .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2019, 67 (01) :216-230
[14]  
Hillebrand T, 2016, INT WORKS POW TIM, P136, DOI 10.1109/PATMOS.2016.7833678
[15]   A Cascode Feedback Bias Technique for Linear CMOS Power Amplifiers in a Multistage Cascode Topology [J].
Jeon, Hamhee ;
Lee, Kun-Seok ;
Lee, Ockgoo ;
An, Kyu Hwan ;
Yoon, Youngchang ;
Kim, Hyungwook ;
Kobayashi, Kevin W. ;
Lee, Chang-Ho ;
Kenney, J. Stevenson .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (02) :890-901
[16]   A Review of Watt-Level CMOS RF Power Amplifiers [J].
Johansson, Ted ;
Fritzin, Jonas .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2014, 62 (01) :111-124
[17]   A brief overview of gate oxide defect properties and their relation to MOSFET instabilities and device and circuit time-dependent variability [J].
Kaczer, B. ;
Franco, J. ;
Weckx, P. ;
Roussel, Ph. J. ;
Putcha, V. ;
Bury, E. ;
Simicic, M. ;
Chasin, A. ;
Linten, D. ;
Parvais, B. ;
Catthoor, F. ;
Rzepa, G. ;
Waltl, M. ;
Grasser, T. .
MICROELECTRONICS RELIABILITY, 2018, 81 :186-194
[18]   Consistent model for short-channel nMOSFET after hard gate oxide breakdown [J].
Kaczer, B ;
Degraeve, R ;
De Keersgieter, A ;
Van de Mieroop, K ;
Simons, V ;
Groeseneken, G .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (03) :507-513
[19]   Evaluation of gate oxide breakdown effect on cascode class E power amplifier performance [J].
Kutty, Karan ;
Yuan, Jiann-Shiun ;
Chen, Shuyu .
MICROELECTRONICS RELIABILITY, 2011, 51 (08) :1302-1308
[20]   Metal Gate/High-κ Dielectric Gate Stack Reliability; Or How I Learned to Live with Trappy Oxides [J].
Linder, Barry P. ;
Cartier, E. ;
Krishnan, S. .
SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 3, 2013, 53 (03) :187-192