Reliability-Aware Design Space Exploration for Fully Integrated RF CMOS PA

被引:6
作者
Pazos, Sebastian [1 ]
Aguirre, Fernando [1 ]
Palumbo, Felix [1 ]
Silveira, Fernando [2 ]
机构
[1] UTN BA, CONICET, UIDI, C1179AAQ, Buenos Aires, DF, Argentina
[2] Univ Republica, IIE FI, Montevideo 11300, Uruguay
关键词
Stress; Human computer interaction; Radio frequency; Degradation; Reliability engineering; Mathematical model; CMOS; RF; power amplifier; design for reliabilty; TDDB; HCI; HOT-CARRIER; CIRCUIT RELIABILITY; MOSFET DEGRADATION; BREAKDOWN; STRESS; BIAS; DC; MECHANISMS;
D O I
10.1109/TDMR.2019.2957489
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A design for reliability approach is proposed for fully integrated RF CMOS class A-to-C power amplifiers. Reliability hazards like time dependent dielectric breakdown and hot carrier injection are mapped into the design space, including the expected parametric degradation of the circuit, by fitting widely accepted models to experimental degradation results on the target technology. A prototype amplifier was used to validate RF degradation models and their impact on the output power degradation under accelerated stress. The methodology is based on a design space exploration of the highest efficiency designs attainable in a target technology. Electrical characteristics of passives and transistors are considered through look-up tables. The proposed approach allows to reduce the full universe of available designs to those that are specification and reliability compliant, avoiding a simulator-in-the-loop approach. A test case for a 3 dBm output power amplifier from the design space shows good agreement between predictions and SPICE simulations, including projected parametric degradation due to hot carrier injection.
引用
收藏
页码:33 / 41
页数:9
相关论文
共 47 条
[1]  
[Anonymous], IEEE T EMERG TOPICS
[2]  
[Anonymous], P IEEE INT REL PHYS
[3]  
[Anonymous], 2013, 2013 INT S VLSI TECH
[4]  
[Anonymous], P WORKSH EARL REL MO
[5]   Adaptive Body Biasing Circuit for Reliability and Variability Compensation of a Low Power RF Amplifier [J].
Azadmousavi, Tayebeh ;
Aghdam, Esmaeil Najafi .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2019, 19 (01) :226-232
[6]  
Barabino N, 2010, IEEE INT SYMP CIRC S, P2223, DOI 10.1109/ISCAS.2010.5537207
[7]   Monitor-Based In-Field Wearout Mitigation for CMOS LC Oscillators [J].
Chang, Doohwang ;
Kitchen, Jennifer N. ;
Bakkaloglu, Bertan ;
Kiaei, Sayfe ;
Ozev, Sule .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2016, 16 (02) :183-193
[8]   Design-Time Reliability Enhancement Using Hotspot Identification for RF Circuits [J].
Chang, Doohwang ;
Kitchen, Jennifer N. ;
Bakkaloglu, Bertan ;
Kiaei, Sayfe ;
Ozev, Sule .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (03) :1179-1183
[9]   Adaptive Gate Bias for Power Amplifier Temperature Compensation [J].
Chen, Shuyu ;
Yuan, Jiann-Shiun .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (03) :442-449
[10]   MOSFET degradation dependence on input signal power in a RF power amplifier [J].
Crespo-Yepes, A. ;
Barajas, E. ;
Martin-Martinez, J. ;
Mateo, D. ;
Aragones, X. ;
Rodriguez, R. ;
Nafria, M. .
MICROELECTRONIC ENGINEERING, 2017, 178 :289-292