A maskable memory architecture for rank-order filtering

被引:0
作者
Lin, MC [1 ]
Dung, LR [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect & Control Engn, Hsinchu, Taiwan
来源
PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY | 2004年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel implementation of rank-order filtering using maskable memory. Based on a bit-serial rank-order filtering algorithm the proposed design uses a special-defined memory, called parallel maskable memory (PMM) to realize major operations of rank-order filtering, polarization and update. Using the memory-orient architecture, the proposed rank-order filter can. benefit from high flexibility, low cost and high speed. PMM has features of bit-sliced read, partial write, and pipelined datapath. Bit-sliced read and partial write are driven by maskable registers. The maskable registers allows PMM to configure operating bits. The bit-sliced read with a polarization selector allows PMM to perform polar determination while the partial write helps next-bit update. Recursively combining the bit-sliced read and partial write, PMM can effectively realizes rank-order filtering in terms of cost and speed.
引用
收藏
页码:453 / 456
页数:4
相关论文
共 18 条
[1]   Digital median filters [J].
Breveglieri, L ;
Piuri, V .
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 31 (03) :191-206
[2]   HIGH SAMPLE RATE ARRAY ARCHITECTURES FOR MEDIAN FILTERS [J].
CHAKRABARTI, C .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1994, 42 (03) :707-712
[3]   SORTING NETWORK-BASED ARCHITECTURES FOR MEDIAN FILTERS [J].
CHAKRABARTI, C .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (11) :723-727
[4]   A BIT-LEVEL SYSTOLIC ARRAY FOR MEDIAN FILTER [J].
CHANG, LW ;
LIN, JH .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1992, 40 (08) :2079-2083
[5]   VLSI implementation of a selective median filter [J].
Chen, CT ;
Chen, LG ;
Hsiao, JH .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1996, 42 (01) :33-42
[6]   THRESHOLD DECOMPOSITION OF MULTIDIMENSIONAL RANKED ORDER OPERATIONS [J].
FITCH, JP ;
COYLE, EJ ;
GALLAGHER, NC .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1985, 32 (05) :445-450
[7]   Design and implementation of a new efficient median filtering algorithm [J].
Hiasat, AA ;
Al-Ibrahim, MM ;
Gharaibeh, KM .
IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 1999, 146 (05) :273-278
[8]  
KANG DH, 1992, IEEE T CONSUM ELECTR, V38, P429, DOI 10.1109/30.156719
[9]   A NEW ALGORITHM FOR ORDER STATISTIC AND SORTING [J].
KAR, BK ;
PRADHAN, DK .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1993, 41 (08) :2688-2694
[10]   BIT-SLICED MEDIAN FILTER DESIGN BASED ON MAJORITY GATE [J].
LEE, CL ;
JEN, CW .
IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1992, 139 (01) :63-71