A 0.8-V, 1-MS/s, 10-bit SAR ADC for Multi-Channel Neural Recording

被引:32
作者
Tao, Yonghong [1 ]
Lian, Yong [2 ]
机构
[1] ETH, Bio Engn Lab, D BSSE, CH-4058 Basel, Switzerland
[2] York Univ, Lassonde Sch Engn, Dept Elect Engn & Comp Sci, Toronto, ON M3J 1P3, Canada
关键词
ADC; analog-to-digital converter; low power; low voltage; multi-channel; SAR; successive approximation; SUCCESSIVE APPROXIMATION ADC;
D O I
10.1109/TCSI.2014.2360762
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 10-bit single-ended SAR ADC suitable for multi-channel neural recording. The proposed ADC introduces several power saving techniques to boost the energy efficiency. The ADC is built with on-chip common-mode buffer for input tracking, which is reused as the pre-amplifier of a current-mode comparator during conversion. A small capacitor is inserted between the amplifier and the capacitive DAC array in order to reduce the capacitive load on the amplifier. A split capacitor array with dual thermometer decoders is proposed to reduce the switching energy. Implemented in 0.13-CMOS technology, the ADC achieved a maximum differential nonlinearity (DNL) of -0.33/+0.56 LSB, maximum integral nonlinearity (INL) of -0.61/+0.55 LSB, effective number-of-bits (ENOB) of 8.8, and a power consumption of 9-mu W.
引用
收藏
页码:366 / 375
页数:10
相关论文
共 40 条
[1]  
Alpman Erkan, 2009, 2009 IEEE International Solid-State Circuits Conference (ISSCC 2009), P76, DOI 10.1109/ISSCC.2009.4977315
[2]  
[Anonymous], 2008, PROC IEEE INT SOLID
[3]  
[Anonymous], ISSCC
[4]  
Bult K, 2009, PROC EUR SOLID-STATE, P53
[5]   Design optimization for integrated neural recording systems [J].
Chae, Moo Sung ;
Liu, Wentai ;
Sivaprakasam, Mohanasankar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (09) :1931-1939
[6]   A 400-nW 19.5-fJ/Conversion-Step 8-ENOB 80-kS/s SAR ADC in 0.18-μm CMOS [J].
Cheong, Jia Hao ;
Chan, Kok Lim ;
Khannur, Pradeep Basappa ;
Tiew, Kei Tee ;
Je, Minkyu .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (07) :407-411
[7]  
Gao, 2012, IEEE J SOLID-ST CIRC, P1043
[8]   An energy-efficient charge recycling approach for a SAR converter with capacitive DAC [J].
Ginsburg, BP ;
Chandrakasan, AP .
2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, :184-187
[9]   Recent Advances in Neural Recording Microsystems [J].
Gosselin, Benoit .
SENSORS, 2011, 11 (05) :4572-4597
[10]  
Guohe Yin, 2012, ESSCIRC 2012 - 38th European Solid State Circuits Conference, P377, DOI 10.1109/ESSCIRC.2012.6341364