A-40-dBc Integrated-Phase-Noise 45-GHz Sub-Sampling PLL with 3.9-dBm Output and 2.1% DC-to-RF Efficiency

被引:0
作者
Lee, Sangyeop [1 ]
Takano, Kyoya [1 ]
Hara, Shinsuke [2 ]
Dong, Ruibing [1 ]
Amakawa, Shuhei [1 ]
Yoshida, Takeshi [1 ]
Fujishima, Minoru [1 ]
机构
[1] Hiroshima Univ, Hiroshima, Japan
[2] Natl Inst Informat & Commun Technol, Koganei, Tokyo, Japan
来源
2019 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC) | 2019年
关键词
Sub-sampling; phase-locked loop; low phase noise; energy efficient; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a millimeter-wave (mmW) sub-sampling PLL in 40nm CMOS. Sub-sampling PLL reduces the in-band phase noise due to the charge pump lower than the ordinary N(2)x when frequency is multiplied by N. Two sub-sampling phase detectors (SSPD) and charge pumps (SSCP) are employed to cancel mixing products due to sub-sampling around the VCO output tone and to enhance loop gain. The out-of-band phase noise, dictated by the VCO phase noise, is reduced by employing a VCO consisting of transmission-line resonators, large MOSFET switches, and inverse-class-F output matching. The proposed PLL, operating at 45 GHz, achieves -40-dBc integrated phase noise (0.1 kHz-40 MHz), 3.9-dBm output power, and 2.1% DC-to-RF efficiency.
引用
收藏
页码:175 / 178
页数:4
相关论文
共 16 条
  • [1] Does LO Noise Floor Limit Performance in Multi-Gigabit Millimeter-Wave Communication?
    Chen, Jingjing
    He, Zhongxia Simon
    Kuylenstierna, Dan
    Eriksson, Thomas
    Horberg, Mikael
    Emanuelsson, Thomas
    Swahn, Thomas
    Zirath, Herbert
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (08) : 769 - 771
  • [2] Chen Y, 2017, IEEE RAD FREQ INTEGR, P31, DOI 10.1109/RFIC.2017.7969009
  • [3] Class-D CMOS Oscillators
    Fanori, Luca
    Andreani, Pietro
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) : 3105 - 3119
  • [4] Spur Reduction Techniques for Phase-Locked Loops Exploiting A Sub-Sampling Phase Detector
    Gao, Xiang
    Klumperink, Eric A. M.
    Socci, Gerard
    Bohsali, Mounir
    Nauta, Bram
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (09) : 1809 - 1821
  • [5] A Low Noise Sub-Sampling PLL in Which Divider Noise is Eliminated and PD/CP Noise is Not Multiplied by N2
    Gao, Xiang
    Klumperink, Eric A. M.
    Bohsali, Mounir
    Nauta, Bram
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) : 3253 - 3263
  • [6] Grebennikov A., 2007, SWITCHMODE RF POWER
  • [7] A general theory of phase noise in electrical oscillators
    Hajimiri, A
    Lee, TH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (02) : 179 - 194
  • [8] Heima T., 1999, 29th European Microwave Conference 99. Incorporating MIOP '99. Conference Proceedings, P271, DOI 10.1109/EUMA.1999.338463
  • [9] A Sub-Sampling-Assisted Phase-Frequency Detector for Low-Noise PLLs With Robust Operation Under Supply Interference
    Hsu, Chun-Wei
    Tripurari, Karthik
    Yu, Shih-An
    Kinget, Peter R.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (01) : 90 - 99
  • [10] Ikeda S, 2014, IEEE ASIAN SOLID STA, P365, DOI 10.1109/ASSCC.2014.7008936