Model for the charge trapping in high permittivity gate dielectric stacks

被引:31
|
作者
Houssa, M
Naili, M
Heyns, MM
Stesmans, A
机构
[1] Katholieke Univ Leuven, Dept Phys, B-3001 Louvain, Belgium
[2] IMEC, B-3001 Louvain, Belgium
关键词
D O I
10.1063/1.1330757
中图分类号
O59 [应用物理学];
学科分类号
摘要
The generation of traps in SiOx/ZrO2 and SiOx/TiO2 gate dielectric stacks during gate voltage stress of metal-oxide-semiconductor capacitors is investigated. The voltage and temperature dependence of the trap generation rate is extracted from the analysis of the gate current increase observed during the electrical stress. These data can be explained by a model based on a two-stage degradation process, i.e., (1) H+ proton generation in the high permittivity gate dielectric layer by the injected electrons and (2) transport of the H+ protons in the high permittivity material, resulting in bond breaking and trap generation. The threshold electron energy for H+ generation and the activation energy for H+ transport and bond breaking are extracted from fits to the experimental results. (C) 2001 American Institute of Physics.
引用
收藏
页码:792 / 794
页数:3
相关论文
共 50 条
  • [31] Threshold voltage instabilities in high-k gate dielectric stacks
    Zafar, S
    Kumar, A
    Gusev, E
    Cartier, E
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (01) : 45 - 64
  • [32] Defect generation in high-κ gate dielectric stacks:: Characterization and modelling
    Houssa, M
    Autran, JL
    Afanas'ev, VV
    Stesmans, A
    Heyns, MM
    PHYSICS AND TECHNOLOGY OF HIGH-K GATE DIELECTRICS I, 2003, 2002 (28): : 113 - 124
  • [33] Density functional theory of high-k dielectric gate stacks
    Demkov, Alexander A.
    Sharia, Onise
    Luo, Xuhui
    Lee, Jaekwang
    MICROELECTRONICS RELIABILITY, 2007, 47 (4-5) : 686 - 693
  • [34] Different noise mechanisms in high-k dielectric gate stacks
    Çelik-Butler, Z
    NOISE IN DEVICES AND CIRCUITS III, 2005, 5844 : 177 - 184
  • [35] Unified mobility model for high-κ gate stacks
    Saito, S
    Hisamoto, D
    Kimura, S
    Hiratani, M
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 797 - 800
  • [36] Accurate Model for Time-Dependent Dielectric Breakdown of High-K Metal Gate Stacks
    Nigam, T.
    Kerber, A.
    Peumans, P.
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 523 - +
  • [37] High dielectric permittivity impact on SOI Double-Gate Mosfet
    Samia, Slimani
    Bouaza, Djellouli
    MICROELECTRONIC ENGINEERING, 2013, 112 : 213 - 219
  • [38] A physically based predictive model of charge trapping in gate oxides
    Lenahan, PM
    Conley, JF
    Wallace, BD
    PROCEEDINGS OF THE SYMPOSIUM ON SILICON NITRIDE AND SILICON DIOXIDE THIN INSULATING FILMS, 1997, 97 (10): : 275 - 284
  • [39] Strong correlation between dielectric reliability and charge trapping in SiO2/Al2O3Gate stacks with TiN electrodes
    Kerber, A
    Cartier, E
    Degraeve, R
    Pantisano, L
    Roussel, P
    Groeseneken, G
    2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 76 - 77
  • [40] Effects of base oxide thickness and silicon composition on charge trapping in HfSiO/SiO2 high-k gate stacks
    Wei-Hao, W.U.
    Chen, Mao-Chieh
    Tsui, Bing-Yue
    Hou, Yong-Tian
    Yao, Liang-Gi
    Jin, Yin
    Tao, Hun-Jan
    Chen, Shih-Chang
    Liang, Mong-Song
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2005, 44 (08): : 5977 - 5981