Model for the charge trapping in high permittivity gate dielectric stacks

被引:31
|
作者
Houssa, M
Naili, M
Heyns, MM
Stesmans, A
机构
[1] Katholieke Univ Leuven, Dept Phys, B-3001 Louvain, Belgium
[2] IMEC, B-3001 Louvain, Belgium
关键词
D O I
10.1063/1.1330757
中图分类号
O59 [应用物理学];
学科分类号
摘要
The generation of traps in SiOx/ZrO2 and SiOx/TiO2 gate dielectric stacks during gate voltage stress of metal-oxide-semiconductor capacitors is investigated. The voltage and temperature dependence of the trap generation rate is extracted from the analysis of the gate current increase observed during the electrical stress. These data can be explained by a model based on a two-stage degradation process, i.e., (1) H+ proton generation in the high permittivity gate dielectric layer by the injected electrons and (2) transport of the H+ protons in the high permittivity material, resulting in bond breaking and trap generation. The threshold electron energy for H+ generation and the activation energy for H+ transport and bond breaking are extracted from fits to the experimental results. (C) 2001 American Institute of Physics.
引用
收藏
页码:792 / 794
页数:3
相关论文
共 50 条
  • [11] Application of high-k dielectric stacks charge trapping for CMOS technology
    Sharma, Satinder K.
    Prasad, B.
    Kumar, Dinesh
    MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2010, 166 (02): : 170 - 173
  • [12] Charge trapping in high-k gate stacks due to the bilayer structure itself
    Jameson, John R.
    Griffin, Peter B.
    Plummer, James D.
    Nishi, Y.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (08) : 1858 - 1867
  • [13] Charge detrapping in HfO2 high-κ gate dielectric stacks
    Gusev, EP
    D'Emic, CP
    APPLIED PHYSICS LETTERS, 2003, 83 (25) : 5223 - 5225
  • [14] Charge trapping in ultrathin hafnium silicate/metal gate stacks
    Srinivasan, P
    Chowdhury, NA
    Misra, D
    IEEE ELECTRON DEVICE LETTERS, 2005, 26 (12) : 913 - 915
  • [15] Charge trapping in SiOx/ZrO2 and SiOx/TiO2 gate dielectric stacks
    Houssa, Michel
    Naili, Mohamed
    Heyns, Marc
    Stesmans, Andre
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2001, 40 (4 B): : 2804 - 2809
  • [16] Charge trapping in SiOx/ZrO2 and SiOx/TiO2 gate dielectric stacks
    Houssa, M
    Naili, M
    Heyns, M
    Stesmans, A
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2001, 40 (4B): : 2804 - 2809
  • [17] Charge trapping and degradation in high-permittivity TiO2 dielectric films
    Kim, HS
    Campbell, SA
    Gilmer, DC
    IEEE ELECTRON DEVICE LETTERS, 1997, 18 (10) : 465 - 467
  • [18] Measurement of the interface trap and dielectric charge density in high-k gate stacks
    Neugroschel, A
    Bersuker, G
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (01) : 109 - 112
  • [19] Charge trapping in nitrided HfSiO gate dielectric layers
    Vellianitis, G.
    Rittersma, Z. M.
    Petry, J.
    APPLIED PHYSICS LETTERS, 2006, 89 (09)
  • [20] A Charge-Trapping Model for the Fast Component of Positive Bias Temperature Instability (PBTI) in High-κ Gate-Stacks
    Vandelli, Luca
    Larcher, Luca
    Veksler, Dmitry
    Padovani, Andrea
    Bersuker, Gennadi
    Matthews, Kenneth
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) : 2287 - 2293