Model for the charge trapping in high permittivity gate dielectric stacks

被引:31
|
作者
Houssa, M
Naili, M
Heyns, MM
Stesmans, A
机构
[1] Katholieke Univ Leuven, Dept Phys, B-3001 Louvain, Belgium
[2] IMEC, B-3001 Louvain, Belgium
关键词
D O I
10.1063/1.1330757
中图分类号
O59 [应用物理学];
学科分类号
摘要
The generation of traps in SiOx/ZrO2 and SiOx/TiO2 gate dielectric stacks during gate voltage stress of metal-oxide-semiconductor capacitors is investigated. The voltage and temperature dependence of the trap generation rate is extracted from the analysis of the gate current increase observed during the electrical stress. These data can be explained by a model based on a two-stage degradation process, i.e., (1) H+ proton generation in the high permittivity gate dielectric layer by the injected electrons and (2) transport of the H+ protons in the high permittivity material, resulting in bond breaking and trap generation. The threshold electron energy for H+ generation and the activation energy for H+ transport and bond breaking are extracted from fits to the experimental results. (C) 2001 American Institute of Physics.
引用
收藏
页码:792 / 794
页数:3
相关论文
共 50 条
  • [1] Charge trapping related threshold voltage instabilities in high permittivity gate dielectric stacks
    Zafar, S. (szafar@us.ibm.com), 1600, American Institute of Physics Inc. (93):
  • [2] Charge trapping related threshold voltage instabilities in high permittivity gate dielectric stacks
    Zafar, S
    Callegari, A
    Gusev, E
    Fischetti, MV
    JOURNAL OF APPLIED PHYSICS, 2003, 93 (11) : 9298 - 9303
  • [3] Charge trapping in high K gate dielectric stacks
    Zafar, S
    Callegari, A
    Gusev, E
    Fischetti, MV
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 517 - 520
  • [4] Charge trapping in very thin high-permittivity gate dielectric layers
    Houssa, M
    Stesmans, A
    Naili, M
    Heyns, MM
    APPLIED PHYSICS LETTERS, 2000, 77 (09) : 1381 - 1383
  • [5] Charge trapping and dielectric relaxation in connection with breakdown of high-k gate dielectric stacks
    Luo, Wen
    Yuan, Tao
    Kuo, Yue
    Lu, Jiang
    Yan, Jiong
    Kuo, Way
    APPLIED PHYSICS LETTERS, 2006, 88 (20)
  • [6] Dielectric breakdown and charge trapping of ultrathin ZrHfO/SiON high-k gate stacks
    Wan, Rui
    Yan, Jiong
    Kuo, Yue
    Lu, Jiang
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (03) : 1639 - 1641
  • [7] Trap-assisted tunneling in high permittivity gate dielectric stacks
    Houssa, M
    Tuominen, M
    Naili, M
    Afanas'ev, VV
    Stesmans, A
    Haukka, S
    Heyns, MM
    JOURNAL OF APPLIED PHYSICS, 2000, 87 (12) : 8615 - 8620
  • [8] Charge trapping in aggressively scaled metal gate/high-κ stacks
    Gusev, EP
    Narayanan, V
    Zafar, S
    Cabral, C
    Cartier, E
    Bojarczuk, N
    Callegari, A
    Carruthers, R
    Chudzik, M
    D'Emic, C
    Duch, E
    Jamison, P
    Kozlowski, P
    LaTulipe, D
    Maitra, K
    McFeely, FR
    Newbury, J
    Paruchuri, V
    Steen, M
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 729 - 732
  • [9] Mechanism of charge trapping reduction in scaled high-k gate stacks
    Bersuker, G
    Lee, BH
    Huff, HR
    Gavartin, J
    Shluger, A
    DEFECTS IN HIGH-K GATE DIELECTRIC STACKS: NANO-ELECTRONIC SEMICONDUCTOR DEVICES, 2006, 220 : 227 - +
  • [10] Charge trapping and detrapping in HfO2 high-κ gate stacks
    Gusev, EP
    D'Emic, C
    Zafar, S
    Kumar, A
    MICROELECTRONIC ENGINEERING, 2004, 72 (1-4) : 273 - 277