A 5GS/s 8-bit ADC with Self-Calibration in 0.18 μm SiGe BiCMOS Technology

被引:0
|
作者
Wang, Dong [1 ,2 ]
Luan, Jian [1 ]
Guo, Xuan [1 ]
Zhou, Lei [1 ]
Wu, Danyu [1 ]
Liu, Huasen [1 ,2 ]
Ding, Hao [3 ]
Wu, Jin [1 ]
Liu, Xinyu [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
[3] Airforce Engn Univ, Grad Sch, Xian 710051, Shaanxi, Peoples R China
来源
ELECTRONICS | 2019年 / 8卷 / 02期
关键词
folding and interpolating; time-interleaved; analog-to-digital converter; SiGe BiCMOS; self-calibration; INTERLEAVED SAR ADC; TO-DIGITAL CONVERTER; FLASH ADC; TRANSCEIVER; SPEED; CMOS;
D O I
10.3390/electronics8020253
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A 5 GS/s 8-bit analog-to-digital converter (ADC) implemented in 0.18 m SiGe BiCMOS technology has been demonstrated. The proposed ADC is based on two-channel time-interleaved architecture, and each sub-ADC employs a two-stage cascaded folding and interpolating topology of radix-4. An open loop track-and-hold amplifier with enhanced linearity is designed to meet the dynamic performance requirement. The on-chip self-calibration technique is introduced to compensate the interleaving mismatches between two sub-ADCs. Measurement results show that the spurious free dynamic range (SFDR) stays above 44.8 dB with a peak of 53.52 dB, and the effective number of bits (ENOB) is greater than 5.8 bit with a maximum of 6.97 bit up to 2.5 GS/s. The ADC exhibits a differential nonlinearity (DNL) of -0.31/+0.23 LSB (least significant bit) and an integral nonlinearity (INL) of -0.68/+0.68 LSB, respectively. The chip occupies an area of 3.9 x 3.6 mm(2), consumes a total power of 2.8 W, and achieves a figure of merit (FoM) of 10 pJ/conversion step.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] A 10-GS/s 8-bit 4-way interleaved folding ADC in 0.18 μm SiGe-BiCMOS
    Liu, Huasen
    Wu, Danyu
    Zhou, Lei
    Huang, Yinkun
    Luan, Jian
    Guo, Xuan
    Wang, Dong
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2019, 16 (03):
  • [2] A 4GS/s 8bit ADC Fabricated in 0.35μm SiGe BiCMOS Technology
    Wu, Danyu
    Jiang, Fan
    Zhou, Lei
    Wu, Jin
    Huang, Yinkun
    Jin, Zhi
    Liu, Xinyu
    2013 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2013, : 69 - 72
  • [3] A 12-bit 1.0/2.0GS/s Pipeline ADC in 0.18μm SiGe BiCMOS
    Sun, Jie
    Wu, Jianhui
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (12) : 2114 - 2127
  • [4] A 8-bit 2Gs/s flash ADC in 0.18μm CMOS
    Li, Qizhang
    Li, Zheying
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 693 - 698
  • [5] A 50-GS/s 5-b ADC in 0.18-μm SiGe BiCMOS
    Lee, Jaesik
    Chen, Young-Kai
    2010 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (MTT), 2010, : 900 - 903
  • [6] A 10 GS/s, 3-Bit ADC with Novel Decoder in SiGe BiCMOS Technology
    Shen, Yu
    Zhang, Yi
    Yang, Lei
    Yang, Yanhui
    Guo, Yufeng
    Li, Xiaopeng
    Zhang, Youtao
    2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 196 - 200
  • [7] A 10-GS/s 8-bit SiGe ADC with Isolated 4x4 Analog Input Multiplexer
    Wu, Danyu
    Zhou, Lei
    Liu, Huasen
    Huang, Yinkun
    Luan, Jian
    Guo, Xuan
    Wu, Jin
    Liu, Xinyu
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [8] A High Speed Encoder for a 5GS/s 5 Bit Flash ADC
    Varghese, George Tom
    Mahapatra, K. K.
    2012 THIRD INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION & NETWORKING TECHNOLOGIES (ICCCNT), 2012,
  • [9] A 40 GS/s 4 bit SiGe BiCMOS Flash ADC
    Du, Xuan-Quang
    Groezing, Markus
    Buck, Matthias
    Berroth, Manfred
    2017 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2017, : 138 - 141
  • [10] A 2.6 GS/s 8-Bit Time-Interleaved SAR ADC in 55 nm CMOS Technology
    Wang, Dong
    Zhu, Xiaoge
    Guo, Xuan
    Luan, Jian
    Zhou, Lei
    Wu, Danyu
    Liu, Huasen
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (03):