A Time-domain Latch Interpolation Technique for Low Power Flash ADCs

被引:0
|
作者
Kim, Jong-In [1 ]
Kim, Wan [1 ]
Sung, Barosaim [1 ]
Ryu, Seung-Tak [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept EE, Taejon 305701, South Korea
来源
2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC) | 2011年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A Time-domain latch interpolation technique is presented for low power flash analog-to-digital converter (ADC). The proposed technique reduces the number of first stage latches by half, and thus, reduce power consumption and hardware complexity. A prototype 6bit 1GS/s flash ADC was designed for concept proof in a 90nm CMOS process. The first stage comparators are calibrated by adjusting body voltages. The ADC core consumes 24mW at 1.2V supply. The measured INL and DNL are 0.55LSB and 0.6LSB, respectively after calibration. The SNDR and SFDR are 32.56dB and 43.53dB at 1GS/s with a 50MHz input.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Two-Dimension Time-Domain Comparator for Low Power SAR ADCs
    Xie, Liangbo
    Li, Sheng
    Ren, Yan
    Huang, Zhengwen
    CMC-COMPUTERS MATERIALS & CONTINUA, 2020, 65 (02): : 1519 - 1529
  • [2] A Specific Distortion Pattern of Flash ADCs Identified by Discriminating Time-Domain Analysis
    Gendai, Yuji
    Matsuzawa, Akira
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2012, 61 (02) : 316 - 325
  • [3] An interpolation technique for time-domain phased array measurements
    Aumann, H
    Tuttle, K
    Willwerth, F
    IEEE ANTENNAS AND PROPAGATION SOCIETY SYMPOSIUM, VOLS 1-4 2004, DIGEST, 2004, : 4084 - 4087
  • [4] A 6-b 4.1-GS/s Flash ADC With Time-Domain Latch Interpolation in 90-nm CMOS
    Kim, Jong-In
    Sung, Ba-Ro-Saim
    Kim, Wan
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (06) : 1429 - 1441
  • [5] DFT TIME-DOMAIN INTERPOLATION
    CAVICCHI, TJ
    IEE PROCEEDINGS-F RADAR AND SIGNAL PROCESSING, 1992, 139 (03) : 207 - 211
  • [6] Interpolation and reinitialization in time-domain simulation of power electronic circuits
    Zou, M
    Mahseredjian, J
    Joos, G
    Delourme, B
    Gérin-Lajoie, L
    ELECTRIC POWER SYSTEMS RESEARCH, 2006, 76 (08) : 688 - 694
  • [7] A Low Power Reconfigurable Encoder for Flash ADCs
    Varghese, George Tom
    Mahapatra, Kamalakanta
    1ST GLOBAL COLLOQUIUM ON RECENT ADVANCEMENTS AND EFFECTUAL RESEARCHES IN ENGINEERING, SCIENCE AND TECHNOLOGY - RAEREST 2016, 2016, 25 : 574 - 581
  • [8] Time-domain vector potential technique for the meshless radial point interpolation method
    Shaterian, Zahra
    Kaufmann, Thomas
    Fumeaux, Christophe
    INTERNATIONAL JOURNAL FOR NUMERICAL METHODS IN ENGINEERING, 2015, 102 (12) : 1830 - 1838
  • [9] A Low Power Time-Domain CMOS Temperature Sensor
    Song, Wonjong
    Moon, Hunsik
    Yang, Hyeyeon
    Burm, Linwook
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 169 - 170
  • [10] An efficient technique for the time-domain simulation of power electronic circuits
    Wong, BKH
    Chung, HSH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1998, 45 (04): : 364 - 376