Junction-Level Thermal Analysis of 3-D Integrated Circuits Using High Definition Power Blurring

被引:17
|
作者
Melamed, Samson [1 ]
Thorolfsson, Thorlindur [2 ]
Harris, T. Robert [3 ]
Priyadarshi, Shivam [4 ]
Franzon, Paul [4 ]
Steer, Michael B. [4 ]
Davis, W. Rhett [4 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Tsukuba, Ibaraki 3058568, Japan
[2] Synopsys Inc, Mountain View, CA 94043 USA
[3] Dot Metr Technol Inc, Charlotte, NC 28223 USA
[4] N Carolina State Univ, Dept Elect & Comp Engn, Raleigh, NC 27695 USA
基金
美国国家科学基金会;
关键词
3-D integrated circuits (3DICs); measurement; Power Blurring method; silicon-on-insulator (SOI); simulation; thermal analysis; through-silicon vias (TSVs); CONDUCTIVITY; SIMULATION;
D O I
10.1109/TCAD.2011.2180384
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The degraded thermal path of 3-D integrated circuits (3DICs) makes thermal analysis at the chip-scale an essential part of the design process. Performing an appropriate thermal analysis on such circuits requires a model with junction-level fidelity; however, the computational burden imposed by such a model is tremendous. In this paper, we present enhancements to two thermal modeling techniques for integrated circuits to make them applicable to 3DICs. First, we present a resistive mesh-based approach that improves on the fidelity of prior approaches by constructing a thermal model of the full structure of 3DICs, including the interconnect. Second, we introduce a method for dividing the thermal response caused by a heat load into a high fidelity "near response" and a lower fidelity "far response" in order to implement Power Blurring high definition (HD), a hierarchical thermal simulation approach based on Power Blurring that incorporates the resistive mesh-based models and allows for junction-level accuracy at the full-chip scale. The Power Blurring HD technique yields approximately three orders of magnitude of improvement in memory usage and up to six orders of magnitude of improvement in runtime for a three-tier synthetic aperture radar circuit, as compared to using a full-chip junction-scale resistive mesh-based model. Finally, measurement results are presented showing that Power Blurring high definition (HD) accurately determines the shape of the thermal profile of the 3DIC surface after a correction factor is added to adjust for a discrepancy in the absolute temperature values.
引用
收藏
页码:676 / 689
页数:14
相关论文
共 50 条
  • [31] Experimental Insights Into Thermal Dissipation in TSV-Based 3-D Integrated Circuits
    Coudrain, Perceval
    Souare, Papa Momar
    Prieto, Rafael
    Fiori, Vincent
    Farcy, Alexis
    Le Pailleur, Laurent
    Colonna, Jean-Philippe
    Santos, Cristiano
    Vivet, Pascal
    Ben-Jamaa, Haykel
    Dutoit, Denis
    de Crecy, Francois
    Dumas, Sylvain
    Chancel, Christian
    Lattard, Didier
    Cheramy, Severine
    IEEE DESIGN & TEST, 2016, 33 (03) : 21 - 36
  • [32] Thermal Simulation of 3-D Stacked Integrated Circuits with Layered Finite Element Method
    Li, Bo
    Tang, Min
    Zhi, Yuwen
    Yu, Huixian
    2019 PHOTONICS & ELECTROMAGNETICS RESEARCH SYMPOSIUM - FALL (PIERS - FALL), 2019, : 1883 - 1886
  • [33] Analysis of critical thermal issues in 3D integrated circuits
    Tavakkoli, Fatemeh
    Ebrahimi, Siavash
    Wang, Shujuan
    Vafai, Kambiz
    INTERNATIONAL JOURNAL OF HEAT AND MASS TRANSFER, 2016, 97 : 337 - 352
  • [34] High Thermal Conductivity Insulators for Thermal Management in 3D Integrated Circuits
    Koroglu, Cagil
    Pop, Eric
    IEEE ELECTRON DEVICE LETTERS, 2023, 44 (03) : 496 - 499
  • [35] Thermal Analysis of High-Power Integrated Circuits and Packages Using Nonconformal Domain Decomposition Method
    Shao, Yang
    Peng, Zhen
    Lee, Jin-Fa
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (08): : 1321 - 1331
  • [36] STRUCTURAL RELIABILITY OF NOVEL 3-D INTEGRATED THERMAL PACKAGING FOR POWER ELECTRONICS
    Khanna, S.
    McCluskey, P.
    Manno, M.
    Bar-Cohen, A.
    Yang, B.
    Ohadi, M.
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION, 2015, VOL 10, 2016,
  • [37] Thermal characteristic of Cu-Cu bonding layer in 3-D integrated circuits stack
    Tan, Chuan Seng
    MICROELECTRONIC ENGINEERING, 2010, 87 (04) : 682 - 685
  • [38] Thermal Modeling and Analysis for 3-D ICs With Integrated Microchannel Cooling
    Mizunuma, Hitoshi
    Lu, Yi-Chang
    Yang, Chia-Lin
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (09) : 1293 - 1306
  • [39] Automatic 2-D and 3-D simulation of parasitic structures in smart-power integrated circuits
    Gnani, E
    Giudicissi, V
    Vissarion, R
    Contiero, C
    Rudan, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (07) : 791 - 798
  • [40] Thermal Analysis and Modeling of 3D Integrated Circuits for Test Scheduling
    Rawat, Indira
    Gupta, M. K.
    Singh, Virendra
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,