Junction-Level Thermal Analysis of 3-D Integrated Circuits Using High Definition Power Blurring

被引:17
|
作者
Melamed, Samson [1 ]
Thorolfsson, Thorlindur [2 ]
Harris, T. Robert [3 ]
Priyadarshi, Shivam [4 ]
Franzon, Paul [4 ]
Steer, Michael B. [4 ]
Davis, W. Rhett [4 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Tsukuba, Ibaraki 3058568, Japan
[2] Synopsys Inc, Mountain View, CA 94043 USA
[3] Dot Metr Technol Inc, Charlotte, NC 28223 USA
[4] N Carolina State Univ, Dept Elect & Comp Engn, Raleigh, NC 27695 USA
基金
美国国家科学基金会;
关键词
3-D integrated circuits (3DICs); measurement; Power Blurring method; silicon-on-insulator (SOI); simulation; thermal analysis; through-silicon vias (TSVs); CONDUCTIVITY; SIMULATION;
D O I
10.1109/TCAD.2011.2180384
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The degraded thermal path of 3-D integrated circuits (3DICs) makes thermal analysis at the chip-scale an essential part of the design process. Performing an appropriate thermal analysis on such circuits requires a model with junction-level fidelity; however, the computational burden imposed by such a model is tremendous. In this paper, we present enhancements to two thermal modeling techniques for integrated circuits to make them applicable to 3DICs. First, we present a resistive mesh-based approach that improves on the fidelity of prior approaches by constructing a thermal model of the full structure of 3DICs, including the interconnect. Second, we introduce a method for dividing the thermal response caused by a heat load into a high fidelity "near response" and a lower fidelity "far response" in order to implement Power Blurring high definition (HD), a hierarchical thermal simulation approach based on Power Blurring that incorporates the resistive mesh-based models and allows for junction-level accuracy at the full-chip scale. The Power Blurring HD technique yields approximately three orders of magnitude of improvement in memory usage and up to six orders of magnitude of improvement in runtime for a three-tier synthetic aperture radar circuit, as compared to using a full-chip junction-scale resistive mesh-based model. Finally, measurement results are presented showing that Power Blurring high definition (HD) accurately determines the shape of the thermal profile of the 3DIC surface after a correction factor is added to adjust for a discrepancy in the absolute temperature values.
引用
收藏
页码:676 / 689
页数:14
相关论文
共 50 条
  • [21] Analysis of the Security Vulnerabilities of 2.5-D and 3-D Integrated Circuits
    Rao, Vaibhav Venugopal
    Sasan, Avesta
    Savidis, Ioannis
    Proceedings - International Symposium on Quality Electronic Design, ISQED, 2022, 2022-April
  • [22] Fast 3-D Thermal Simulation for Integrated Circuits With Domain Decomposition Method
    Yu, Wenjian
    Zhang, Tao
    Yuan, Xiaolong
    Qian, Haifeng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (12) : 2014 - 2018
  • [23] Power Supply Voltage Detection and Clamping Circuit for 3-D Integrated Circuits
    Pathak, Divya
    Savidis, Ioannis
    2014 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2014,
  • [24] An Effective Approach for Thermal Performance Analysis of 3-D Integrated Circuits With Through-Silicon Vias
    Chai, Jingrui
    Dong, Gang
    Yang, Yintang
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (05): : 877 - 887
  • [25] Parallel Thermal Analysis of 3-D Integrated Circuits With Liquid Cooling on CPU-GPU Platforms
    Liu, Xue-Xin
    Zhai, Kuangya
    Liu, Zao
    He, Kai
    Tan, Sheldon X-D
    Yu, Wenjian
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 575 - 579
  • [26] Telemedicine system using 3-D high definition image
    Yoneda, Tsuyoshi
    Kani, Kazutaka
    Tabuchi, Akio
    Hiyane, Isao
    Araki, Kazumi
    Nakamura, Tetsuya
    Hoshi, Koichi
    2007 IEEE/ICME INTERNATIONAL CONFERENCE ON COMPLEX MEDICAL ENGINEERING, VOLS 1-4, 2007, : 1120 - +
  • [27] Thermal Analysis of HTS Power Cable Using 3-D FEM Model
    He, Jie
    Tang, Yuejin
    Wei, Bin
    Li, Jingdong
    Ren, Li
    Shi, Jing
    Wu, K.
    Li, Xiaoyu
    Xu, Ying
    Wang, Shu
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2013, 23 (03)
  • [28] Full-chip to device level 3D thermal analysis of RF integrated circuits
    Turowski, Marek
    Dooley, Steven
    Wilkerson, Patrick
    Raman, Ashok
    Casto, Matthew
    2008 11TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS, VOLS 1-3, 2008, : 315 - +
  • [29] High density vertical interconnects for 3-D integration of silicon integrated circuits
    Bower, C. A.
    Malta, D.
    Temple, D.
    Robinson, J. E.
    Coffman, P. R.
    Skokan, M. R.
    Welch, T. B.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 399 - +
  • [30] THERMAL MODEL FOR 3-D INTEGRATED CIRCUITS WITH INTEGRATED MLGNR-BASED THROUGH SILICON VIA
    Xu, Peng
    Pan, Zhong-Liang
    THERMAL SCIENCE, 2020, 24 (03): : 2067 - 2075