A Charge-Plasma-Based Transistor With Induced Graded Channel for Enhanced Analog Performance

被引:49
|
作者
Shan, Chan [2 ]
Wang, Ying [1 ]
Bao, Meng-Tian [2 ]
机构
[1] Hangzhou Dianzi Univ, Minist Educ, Key Lab RF Circuits & Syst, Hangzhou 310, Zhejiang, Peoples R China
[2] Harbin Engn Univ, Coll Informat & Commun Engn, Harbin 150001, Peoples R China
基金
黑龙江省自然科学基金; 中国国家自然科学基金;
关键词
Analog performance; charge plasma; graded channel (GC); nanoscale MOSFET; short-channel effects (SCEs); DOUBLE-GATE MOSFETS; FINFETS; DESIGN; ARCHITECTURE; DEVICE; SOI;
D O I
10.1109/TED.2016.2549554
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, using the charge-plasma concept, we propose an effective technique to implement a graded channel (GC) nanoscale MOSFET without the need for a separate implantation. The characteristics are demonstrated and compared with conventional dopingless, junctionless, and underlap inversion-mode MOSFET. The results show that the proposed GC device exhibits reduced drain-induced barrier lowering, improved intrinsic gain (A(V)), cutoff frequency (f(T)), and maximum oscillation frequency (f(MAX)). Our approach overcomes the difficulty of creating a narrow GC doping profile and, thus, makes the GC MOSFET more attractive in carrying on with the scaling trend. The possible fabrication process flow of GC-double-gate (DG) FET is also proposed.
引用
收藏
页码:2275 / 2281
页数:7
相关论文
共 50 条
  • [41] Label Free Detection of Biomolecules Using Charge-Plasma-Based Gate Underlap Dielectric Modulated Junctionless TFET
    Girish Wadhwa
    Balwinder Raj
    Journal of Electronic Materials, 2018, 47 : 4683 - 4693
  • [42] Surface Emitting Terahertz Transistor Based on Charge Plasma Oscillation
    Kumar, Mirgender
    Park, Si-Hyun
    CURRENT OPTICS AND PHOTONICS, 2017, 1 (05) : 544 - 550
  • [43] High-performance doped-channel field-effect transistor using graded SiGe channel
    Wu, SL
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2004, 43 (12B): : L1604 - L1606
  • [44] Gate-All-Around Charge Plasma-Based Dual Material Gate-Stack Nanowire FET for Enhanced Analog Performance
    Singh, Sarabdeep
    Raman, Ashish
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (07) : 3026 - 3032
  • [45] Influence on the Analog/RF Performance in Graded Channel Gate Stack DG-MOSFETs
    Chattopadhyay, Ankush
    Dutta, Arka
    Kundu, Atanu
    Sarkar, Chandan K.
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 167 - 169
  • [46] Enhanced Performance of P-Channel CuIBr Thin-Film Transistor by ITO Surface Charge-Transfer Doping
    Gao, Ming
    Wei, Wei
    Wang, Zhiyong
    Yu, Zhi Gen
    Zhang, Yong-Wei
    Zhu, Chunxiang
    ACS APPLIED MATERIALS & INTERFACES, 2024, 16 (31) : 41176 - 41184
  • [47] Design and performance projection of symmetric bipolar charge-plasma transistor on SOI
    Sahu, C.
    Ganguly, A.
    Singh, J.
    ELECTRONICS LETTERS, 2014, 50 (20) : 1461 - 1462
  • [48] Performance Analysis of Tunnel Field Effect Transistor Using Charge Plasma Concept
    Agrawal, Ishu
    Kondekar, P. N.
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [49] Improved performance of bipolar charge plasma transistor by reducing the horizontal electric field
    Bramhane, Lokesh Kumar
    Singh, Jawar
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 104 : 215 - 221
  • [50] Charge-plasma-based inverted T-shaped source-metal dual-line tunneling FET with improved performance at 0.5 V operation
    Anam, Aadil
    Amin, S. Intekhab
    Prasad, Dinesh
    Kumar, Naveen
    Anand, Sunny
    PHYSICA SCRIPTA, 2023, 98 (09)