Accurate modeling of transistor stacks to effectively reduce total standby leakage in nano-scale CMOS circuits

被引:12
作者
Mukhopadhyay, S [1 ]
Roy, K [1 ]
机构
[1] Purdue Univ, Dept Elect & Comp Engn, W Lafayette, IN 47907 USA
来源
2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS | 2003年
关键词
D O I
10.1109/VLSIC.2003.1221159
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this work we have developed an accurate model of total leakage in a transistor stack based on the compact model of gate, subthreshold and band-to-band-tunneling leakage. Using this model, we have analyzed the opportunities for overall stand-by leakage reduction in scaled devices using transistor stacking and proved that the best input vector that minimize overall leakage depends on the relative magnitude of the different leakage components. A novel stacking technique based on the ratio of the different leakage components is proposed and its effectiveness in total leakage reduction in transistor stack and logic gate is analyzed.
引用
收藏
页码:53 / 56
页数:4
相关论文
共 6 条
  • [1] JOHNSON MC, 1999, ACM IEEE DAC
  • [2] LIU Z, 1993, IEEE T ELEC DEV JAN
  • [3] MUKHOPADHYAY S, MODELING ESTIMATION
  • [4] Narendra S., 2001, ISLPED
  • [5] Taur Y., Fundamentals of Modern VLSI Devices
  • [6] YE Y, 1998, S VLSI CIRCUITS