Accurate modeling of transistor stacks to effectively reduce total standby leakage in nano-scale CMOS circuits
被引:12
作者:
Mukhopadhyay, S
论文数: 0引用数: 0
h-index: 0
机构:
Purdue Univ, Dept Elect & Comp Engn, W Lafayette, IN 47907 USAPurdue Univ, Dept Elect & Comp Engn, W Lafayette, IN 47907 USA
Mukhopadhyay, S
[1
]
Roy, K
论文数: 0引用数: 0
h-index: 0
机构:
Purdue Univ, Dept Elect & Comp Engn, W Lafayette, IN 47907 USAPurdue Univ, Dept Elect & Comp Engn, W Lafayette, IN 47907 USA
Roy, K
[1
]
机构:
[1] Purdue Univ, Dept Elect & Comp Engn, W Lafayette, IN 47907 USA
来源:
2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS
|
2003年
关键词:
D O I:
10.1109/VLSIC.2003.1221159
中图分类号:
TP3 [计算技术、计算机技术];
学科分类号:
0812 ;
摘要:
In this work we have developed an accurate model of total leakage in a transistor stack based on the compact model of gate, subthreshold and band-to-band-tunneling leakage. Using this model, we have analyzed the opportunities for overall stand-by leakage reduction in scaled devices using transistor stacking and proved that the best input vector that minimize overall leakage depends on the relative magnitude of the different leakage components. A novel stacking technique based on the ratio of the different leakage components is proposed and its effectiveness in total leakage reduction in transistor stack and logic gate is analyzed.