Fault characterisation and testability issues of complementary pass transistor logic circuits

被引:0
|
作者
Faisal, M [1 ]
Hasib, A
Rashid, ABMH
机构
[1] Bangladesh Univ Engn & Technol, Dept Elect & Elect Engn, Dhaka 1000, Bangladesh
[2] Bangladesh Univ Engn & Technol, Inst Informat & Commun Technol, Dhaka 1000, Bangladesh
来源
关键词
D O I
10.1049/ip-cds:20041113
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Testability of basic and complex logic gates employing complementary pass transistor logic (CPL) circuits under various single stuck faults has been investigated. Results show that all stuck-on faults, bridging faults and more than 90% of stuck-at faults in basic CPL gates are detectable only by current monitoring, generally known as I-DDQ testing. It is also shown that all stuck-open faults in the basic CPL gates are detectable only by logic monitoring using an appropriate two-pattem test. Testability analysis of a CPL full-adder under a single stuck-on fault condition shows that stuck-on faults on all MOS transistors of the SUM logic and the CARRY logic circuit can be detected by signal source current monitoring with appropriate test vectors. Similarly, stuck-at faults on all MOS transistors of the full-adder can be detected by current monitoring only, and stuck-open faults on all MOS transistors of the full-adder can be detected by an appropriate two-pattern test. It is concluded that signal source current monitoring (I-DDQ testing) is the best method for fault detection in CPL circuits, and gives more than 94% fault coverage of stuck-at, stuck-on and bridging faults; and logic monitoring gives 100% fault coverage of stuckopen faults.
引用
收藏
页码:215 / 222
页数:8
相关论文
共 50 条
  • [41] COMPLEMENTARY OUTPUT TRANSISTOR CIRCUITS
    BARLOWE, M
    JOURNAL OF THE AUDIO ENGINEERING SOCIETY, 1966, 14 (03): : 272 - &
  • [42] Complementary pass-transistor energy recovery logic for low-power applications
    Chang, RC
    Hung, PC
    Wang, IH
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 146 - 151
  • [43] A single-phase register file with complementary pass-transistor adiabatic logic
    Hu, Jianping
    Sheng, Xiaolei
    World Academy of Science, Engineering and Technology, 2010, 38 : 425 - 429
  • [44] Complementary Pass-Transistor Adiabatic Logic using Dual Threshold CMOS Techniques
    Lu, Binbin
    Hu, Jianping
    QUANTUM, NANO, MICRO AND INFORMATION TECHNOLOGIES, 2011, 39 : 55 - 60
  • [45] Resynthesis of combinational logic circuits for improved path delay fault testability using comparison units
    Pomeranz, I
    Reddy, SM
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 679 - 689
  • [46] CMOS-based carbon nanotube pass-transistor logic integrated circuits
    Li Ding
    Zhiyong Zhang
    Shibo Liang
    Tian Pei
    Sheng Wang
    Yan Li
    Weiwei Zhou
    Jie Liu
    Lian-Mao Peng
    Nature Communications, 3
  • [47] Fault modeling and testability of CMOS domino circuits
    Al-Assadi, WK
    Chandrasekhar, P
    Bhaskaran, B
    CDES '05: Proceedings of the 2005 International Conference on Computer Design, 2005, : 21 - 27
  • [48] Design of dynamic pass-transistor logic circuits using 123 decision diagrams
    Jaekel, A
    Bandyopadhyay, S
    Jullien, GA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1998, 45 (11) : 1172 - 1181
  • [49] CMOS-based carbon nanotube pass-transistor logic integrated circuits
    Ding, Li
    Zhang, Zhiyong
    Liang, Shibo
    Pei, Tian
    Wang, Sheng
    Li, Yan
    Zhou, Weiwei
    Liu, Jie
    Peng, Lian-Mao
    NATURE COMMUNICATIONS, 2012, 3
  • [50] FAULT BEHAVIOR AND TESTABILITY OF ASYNCHRONOUS CMOS CIRCUITS
    VIERHAUS, HT
    MEYER, W
    GLASER, U
    CAMPOSANO, R
    MICROPROCESSING AND MICROPROGRAMMING, 1993, 38 (1-5): : 223 - 228