Fault characterisation and testability issues of complementary pass transistor logic circuits

被引:0
|
作者
Faisal, M [1 ]
Hasib, A
Rashid, ABMH
机构
[1] Bangladesh Univ Engn & Technol, Dept Elect & Elect Engn, Dhaka 1000, Bangladesh
[2] Bangladesh Univ Engn & Technol, Inst Informat & Commun Technol, Dhaka 1000, Bangladesh
来源
关键词
D O I
10.1049/ip-cds:20041113
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Testability of basic and complex logic gates employing complementary pass transistor logic (CPL) circuits under various single stuck faults has been investigated. Results show that all stuck-on faults, bridging faults and more than 90% of stuck-at faults in basic CPL gates are detectable only by current monitoring, generally known as I-DDQ testing. It is also shown that all stuck-open faults in the basic CPL gates are detectable only by logic monitoring using an appropriate two-pattem test. Testability analysis of a CPL full-adder under a single stuck-on fault condition shows that stuck-on faults on all MOS transistors of the SUM logic and the CARRY logic circuit can be detected by signal source current monitoring with appropriate test vectors. Similarly, stuck-at faults on all MOS transistors of the full-adder can be detected by current monitoring only, and stuck-open faults on all MOS transistors of the full-adder can be detected by an appropriate two-pattern test. It is concluded that signal source current monitoring (I-DDQ testing) is the best method for fault detection in CPL circuits, and gives more than 94% fault coverage of stuck-at, stuck-on and bridging faults; and logic monitoring gives 100% fault coverage of stuckopen faults.
引用
收藏
页码:215 / 222
页数:8
相关论文
共 50 条
  • [31] A Novel Charge Recovery Logic Structure with Complementary Pass-transistor Network
    Li, Jingyang
    Zhang, Yimeng
    Yoshihara, Tsutomu
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 17 - 20
  • [32] TRANSISTOR LOGIC CIRCUITS
    HIBBERD, RG
    MACHINE DESIGN, 1968, 40 (30) : 139 - &
  • [33] Bridging fault testability of BDD circuits
    Shi, Junhao
    Fey, Goerschwin
    Drechsler, Rolf
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 188 - 191
  • [34] Recursive bipartitioning of BDDs for performance driven synthesis of pass transistor logic circuits
    Shelar, RS
    Sapatnekar, SS
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 449 - 452
  • [35] Integrating sleep and pass transistor logic for leakage power reduction in FinFET circuits
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, Tarun K.
    Khare, Nilay
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (03) : 867 - 874
  • [36] Double pass-transistor logic for high performance wave pipeline circuits
    Parthasarathy, RS
    Sridhar, R
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 495 - 500
  • [37] Symbolic algorithms for layout-oriented synthesis of pass transistor logic circuits
    Ferrandi, F
    Macii, A
    Macii, E
    Poncino, M
    Scarsi, R
    Somenzi, F
    1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 235 - 241
  • [38] Integrating sleep and pass transistor logic for leakage power reduction in FinFET circuits
    Ajay Kumar Dadoria
    Kavita Khare
    Tarun K. Gupta
    Nilay Khare
    Journal of Computational Electronics, 2017, 16 : 867 - 874
  • [39] DESIGN OF SUBMICROMETER CMOS DIFFERENTIAL PASS-TRANSISTOR LOGIC-CIRCUITS
    PASTERNAK, JH
    SALAMA, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (09) : 1249 - 1258
  • [40] Improved PAL-2N logic with complementary pass-transistor logic evaluation tree
    Ng, KW
    Lau, KT
    MICROELECTRONICS JOURNAL, 2000, 31 (01) : 55 - 59