General Top/Bottom-Plate Charge Recycling Technique for Integrated Switched Capacitor DC-DC Converters

被引:22
作者
Castro Lisboa, Pablo [1 ]
Perez-Nicoli, Pablo [1 ]
Veirano, Francisco [1 ]
Silveira, Fernando [1 ]
机构
[1] Univ Republica, Inst Ingn Elect, Montevideo 11300, Uruguay
关键词
Bottom/plate; charge recycling; dynamic voltage scaling; fully integrated; MOS capacitor; parasitic capacitance; power management; switched capacitor converter; ultra low power;
D O I
10.1109/TCSI.2016.2528478
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Energy loss due to top/bottom plate parasitic capacitances is one of the factors determining the efficiency of integrated switched capacitor DC/DC converters. This loss is particularly significant when MOS gate or deep trench capacitors are used. We propose a technique for top/bottom-plate charge recycling that can be applied with low overhead independently of the converter architecture. Two examples of application of the technique are presented. First, it is shown how the technique can be applied to any converter by transforming it to an interleaved implementation. This approach is demonstrated in a series-parallel 1/3 down converter achieving a maximum load power of 240 mu W. Simulation results show an improvement of 7% in the efficiency by decreasing the top/bottom-plate parasitic capacitance losses by 52%. The second example considers an architecture where the proposed technique can be directly applied without additional transformations of the converter implementation. It is a ring modular architecture converter, which was fabricated in a 130 nm CMOS process. An efficiency improvement of up to 4% was achieved in measurements by reducing the top/bottom plate losses by 70%, thus reaching an outstanding efficiency of 80.6% at a conversion ratio of 2/3 and a maximum load power of 2.2 mW.
引用
收藏
页码:470 / 481
页数:12
相关论文
共 20 条
[1]  
Andersen TM, 2013, APPL POWER ELECT CO, P692, DOI 10.1109/APEC.2013.6520285
[2]  
Castro P, 2012, MIDWEST SYMP CIRCUIT, P1036, DOI 10.1109/MWSCAS.2012.6292200
[3]   A 32 b 90 nm Processor Implementing Panoptic DVS Achieving Energy Efficient Operation From Sub-Threshold to High Performance [J].
Craig, Kyle ;
Shakhsheer, Yousef ;
Arrabi, Saad ;
Khanna, Sudhanshu ;
Lach, John ;
Calhoun, Benton H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (02) :545-552
[4]   Design Techniques for Fully Integrated Switched-Capacitor DC-DC Converters [J].
Hanh-Phuc Le ;
Sanders, Seth R. ;
Alon, Elad .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (09) :2120-2131
[5]  
Hara N, 1999, ELECTRON COMM JPN 2, V82, P14, DOI 10.1002/(SICI)1520-6432(199911)82:11<14::AID-ECJB2>3.0.CO
[6]  
2-P
[7]   A Low-Power Asynchronous Step-Down DC-DC Converter for Implantable Devices [J].
Hasib, Omar Al-Terkawi ;
Sawan, Mohamad ;
Savaria, Yvon .
IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2011, 5 (03) :292-301
[8]   A 0.45-1 V Fully-Integrated Distributed Switched Capacitor DC-DC Converter With High Density MIM Capacitor in 22 nm Tri-Gate CMOS [J].
Jain, Rinkle ;
Geuskens, Bibiche M. ;
Kim, Stephen T. ;
Khellah, Muhammad M. ;
Kulkarni, Jaydeep ;
Tschanz, James W. ;
De, Vivek .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) :917-927
[9]  
Jeon H, 2012, MIDWEST SYMP CIRCUIT, P1060, DOI 10.1109/MWSCAS.2012.6292206
[10]  
Kilani D, 2014, IEEE I C ELECT CIRC, P463, DOI 10.1109/ICECS.2014.7050022